# PC CARD STANDARD

Volume 9 Guidelines

## **REVISION HISTORY**

| Date  | Guidelines Version | PC Card Standard<br>Release   | Revisions                                                                                                                                                            |
|-------|--------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/95 | 5.0                | February 1995 (5.0)           | Initial version                                                                                                                                                      |
|       |                    | Release                       | CardBus Implementation Guidelines                                                                                                                                    |
|       |                    |                               | Sample CIS Guidelines                                                                                                                                                |
| 03/95 | N/A                | March 1995 (5.01) Update      | None                                                                                                                                                                 |
| 05/95 | N/A                | May 1995 (5.02) Update        | None                                                                                                                                                                 |
| 11/95 | N/A                | November 1995 (5.1)<br>Update | None                                                                                                                                                                 |
| 05/96 | 5.2                | May 1996 (5.2) Update         | Editorial Corrections                                                                                                                                                |
| 03/97 | 6.0                | 6.0 Release                   | Added Maximum Dimensions for I/O Connector                                                                                                                           |
|       |                    |                               | Editorial Corrections                                                                                                                                                |
| 04/98 | N/A                | 6.1 Update                    | None                                                                                                                                                                 |
| 02/99 | 7.0                | 7.0 Release                   | Volume divided into Electrical, Physical, and Software Guidelines                                                                                                    |
|       |                    |                               | Added Compatibility Icons                                                                                                                                            |
|       |                    |                               | Added 15-position Shielded Latching I/O Connector, 7-position Modem I/O Unshielded Connector for Open Systems, and Extended PC Cards from PCMCIA Specific Extensions |
| 03/00 | 7.1                | 7.1 Update                    | Clarified dimension on 15-position Shielded Latching I/O Connector                                                                                                   |
| 11/00 | 00 7.2 7.2 Update  |                               | Added Standardized Zoomed Video (ZV) Port Register Model Guideline                                                                                                   |
|       |                    |                               | Added SmartCard Reader/Writer Grounding Guidance Guideline                                                                                                           |
|       |                    |                               | Added Limited Host (LHost) Guidelines                                                                                                                                |
|       |                    |                               | Modified test requirements for 4/7 Position and 15 Position I/O Connectors to eliminate inconsistencies with Physical Specification.                                 |
| 04/01 | 8.0                | 8.0 Release                   | Changed to PC Card Standard Volume Number 9 (was Volume Number 10)                                                                                                   |

#### ©2001 PCMCIA/JEITA

All rights reserved.

No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, mechanical, electronic, photocopying, recording or otherwise, without prior written permission of PCMCIA and JEITA. Published in the United States of America.

## **CONTENTS**

| 1. | . Introduction                                            | 1  |
|----|-----------------------------------------------------------|----|
|    | 1.1 Purpose                                               |    |
|    | 1.2 Scope                                                 | 1  |
|    | 1.3 Related Documents                                     |    |
|    | 1.4 Guidelines Format                                     | 2  |
| 2. | . Electrical Guidelines                                   | 3  |
|    | 2.1 CardBus/PCI Common Silicon Requirements               |    |
|    | 2.1.1 Summary                                             |    |
|    | 2.1.2 Background                                          | 3  |
|    | 2.1.3 Guideline                                           | 3  |
|    | 2.1.3.1 Pin Definition Differences                        | 3  |
|    | 2.1.3.2 Functional Differences                            | 5  |
|    | 2.1.3.3 Electrical Differences                            | 6  |
|    | 2.1.3.4 Configuration Space Differences                   | 7  |
|    | 2.1.3.5 Software Driver Differences                       | 8  |
|    | 2.2 Compatibility Icons                                   | 10 |
|    | 2.2.1 Introduction                                        |    |
|    | 2.2.2 Usage Guidelines                                    |    |
|    | 2.2.3 Thermal Rating Icons                                |    |
|    | 2.3 Standardized Zoomed Video (ZV) Register Model         | 13 |
|    | 2.3.1 Summary                                             |    |
|    | 2.3.2 Background                                          | 13 |
|    | 2.3.3 Guideline                                           | 13 |
| 3. | . Physical Guidelines                                     | 15 |
|    | 3.1 15 Position Shielded Latching I/O Connector           |    |
|    | 3.1.1 I/O Connector                                       | 15 |
|    | 3.1.1.1 Card I/O Connector                                | 16 |
|    | 3.1.1.2 Cable I/O Connector                               | 18 |
|    | 3.1.1.3 Key Standards                                     | 19 |
|    | 3.1.1.4 Plating                                           | 20 |
|    | 3.1.1.5 Test Sequence                                     | 20 |
|    | 3.1.2 I/O Connector Reliability                           | 21 |
|    | 3.1.2.1 Mechanical Performance                            | 22 |
|    | 3.1.2.1.1 Office Environment                              | 22 |
|    | 3.1.2.1.2 Harsh Environment                               |    |
|    | 3.1.2.1.3 Total Insertion Force (with latches disengaged) | 22 |

| 3.1.2.1.4 Total Pulling Force (with latches disengaged) |    |
|---------------------------------------------------------|----|
| 3.1.2.1.5 Single Contact Forces                         | 22 |
| 3.1.2.1.6 Single Contact Holding Force                  | 22 |
| 3.1.2.1.7 Vibration                                     | 23 |
| 3.1.2.1.8 Shock                                         | 23 |
| 3.1.2.1.9 Latch Retention Force                         |    |
| 3.1.2.1.10 Polarization and Key Force                   | 23 |
| 3.1.2.1.11 Connector Plug Torque and Flex               | 24 |
| 3.1.2.1.12 Strain Relief                                | 24 |
| 3.1.2.2 Electrical Performance                          | 25 |
| 3.1.2.2.1 Contact Resistance (low level)                | 25 |
| 3.1.2.2.2 Withstanding Voltage and Isolation Voltage    | 25 |
| 3.1.2.2.3 Insulation Resistance                         | 25 |
| 3.1.2.2.4 Current Capacity                              | 25 |
| 3.1.2.2.5 Insulation Material                           | 25 |
| 3.1.2.3 Environmental Performance                       |    |
| 3.1.2.3.1 Operating Environment                         | 26 |
| 3.1.2.3.2 Storage Environment                           |    |
| 3.1.2.4 Environmental Resistance                        |    |
| 3.1.2.4.1 Moisture Resistance                           | 26 |
| 3.1.2.4.2 Thermal Shock                                 | 26 |
| 3.1.2.4.3 Durability (High Temperature)                 | 26 |
| 3.1.2.4.4 Humidity (Normal Condition)                   |    |
| 3.1.2.4.5 Mixed Flowing Gases                           | 27 |
| 3.1.2.4.6 Salt Water Spray                              | 27 |
| 3.1.3 Connector Durability                              | 27 |
| 3.1.3.1 Office Environment                              | 27 |
| 3.1.3.2 Harsh Environment                               | 28 |
| 3.1.4 PC Card LAN 15 Position I/O Connectivity          | 28 |
| 3.1.4.1 Connector Pinout Configurations                 | 29 |
| 3.1.4.2 Common Mode Note                                | 31 |
| 3.1.4.3 Cable Assembly Notes                            | 31 |
| 3.2 Modem I/O Unshielded Connector for Open Systems     | 33 |
| 3.2.1 Introduction                                      |    |
| 3.2.1.1 Purpose                                         |    |
| 3.2.1.2 Scope                                           |    |
| 3.2.1.2.1 Modem/FAX Cards                               |    |
| 3.2.1.2.2 Connectors                                    |    |
| 3.2.2 Overview                                          |    |
| 3.2.3 Connector Physical                                |    |
| 3.2.3.1 Card I/O Connectors                             |    |
| 3.2.3.2 Cable Plug Connectors                           |    |
| 3.2.3.2.1 Identification                                |    |
| 3.2.3.2.2 Reservations                                  |    |
| J.L.J.L. IVESEI VALIOIIS                                | ,  |

| 3.2.3.2.3 Card I/O Connector                  | 36 |
|-----------------------------------------------|----|
| 3.2.3.2.4 Cable Plug Connector                | 38 |
| 3.2.3.3 Materials and Finishes                | 41 |
| 3.2.3.3.1 Insulators                          | 41 |
| 3.2.3.3.2 Contacts                            | 41 |
| 3.2.3.3.2.1 Materials                         | 41 |
| 3.2.3.3.2.2 Plating and Finish                | 41 |
| 3.2.3.4 Polarization                          | 41 |
| 3.2.4 Test and Performance Criteria           | 41 |
| 3.2.4.1 Test Sequence                         | 41 |
| 3.2.4.2 Standard Test Conditions              | 43 |
| 3.2.4.3 Mechanical Performance Criteria Tests | 44 |
| 3.2.4.3.1 Office Environment                  | 44 |
| 3.2.4.3.2 Harsh Environment                   | 44 |
| 3.2.4.3.3 Total Insertion Force               | 44 |
| 3.2.4.3.4 Total Withdrawal Force              | 44 |
| 3.2.4.3.5 Single Contact Forces               | 44 |
| 3.2.4.3.6 Single Contact Retention Forces     | 45 |
| 3.2.4.3.7 Vibration                           | 45 |
| 3.2.4.3.8 Shock                               | 45 |
| 3.2.4.3.9 Inverse Mating                      | 45 |
| 3.2.4.3.10 Connector Plug Torque and Flex     |    |
| 3.2.4.3.11 Strain Relief                      | 46 |
| 3.2.4.4 Electrical Performance Criteria       | 47 |
| 3.2.4.4.1 Contact Resistance (low level)      | 47 |
| 3.2.4.4.2 Dielectric Withstanding Voltage     | 47 |
| 3.2.4.4.3 Insulation Resistance               |    |
| 3.2.4.4.4 Current Capacity                    | 47 |
| 3.2.4.4.5 Insulation Material                 | 47 |
| 3.2.4.4.6 High Voltage Common Mode Isolation  | 48 |
| 3.2.4.5 Environmental Performance Criteria    | 48 |
| 3.2.4.5.1 Environmental Conditions            | 48 |
| 3.2.4.5.2 Moisture Resistance                 | 48 |
| 3.2.4.5.3 Thermal Shock                       | 48 |
| 3.2.4.5.4 Durability (High Temperature)       | 48 |
| 3.2.4.5.5 Humidity (Normal Condition)         | 48 |
| 3.2.4.5.6 Mixed Flowing Gas                   | 49 |
| 3.2.4.6 Durability Mating Requirements        |    |
| 3.2.4.6.1 Office Environment                  |    |
| 3.2.4.6.2 Harsh Environment                   | 50 |
| 3.2.5 Contact Position Assignment             |    |
| 3.2.5.1 Contact Position Marking              | 51 |
| 3.2.5.2 Cable Interconnections                |    |
| 3.2.6 Intermatability                         |    |
| 3.2.6.1 Intermateability Assurance            | 52 |

|    | 3.2.7 PC Card Modem 4 Pin I/O for PSTN Connectivity                | 53 |
|----|--------------------------------------------------------------------|----|
|    | 3.2.7.1 Pinout Configuration for 4 Pin PC Card Modem I/O Connector | 53 |
|    | 3.2.8 PC Card Modem 7 Pin I/O with Audio Interface                 |    |
|    | 3.2.8.1 Pinout Configuration for 7 Pin PC Card Modem I/O Connector |    |
|    | 3.2.8.2 Electrical Characteristics for the Audio Interface         | 54 |
|    | 3.3 Guideline for Maximum Dimensions for I/O Connectors            | 56 |
|    | 3.3.1 Background                                                   | 56 |
|    | 3.3.2 Guideline                                                    | 56 |
|    | 3.4 Extended PC Card Guideline                                     | 59 |
|    | 3.4.1 Summary                                                      | 59 |
|    | 3.4.2 Background                                                   | 59 |
|    | 3.4.3 Guideline                                                    | 59 |
|    | 3.5 Extended PC Card Guidance for SmartCard Adapters               | 64 |
|    | 3.5.1 Summary                                                      |    |
|    | 3.5.2 Background                                                   | 64 |
|    | 3.5.3 Guideline                                                    | 64 |
| 4  | Coftwore Cuidolines                                                | 67 |
| 4. | Software Guidelines                                                |    |
|    | 4.1 Enabler Capabilities and Behavior                              |    |
|    | 4.1.1 Summary                                                      |    |
|    | 4.1.2 Background                                                   |    |
|    | 4.1.3 Guideline                                                    |    |
|    | 4.2 Card-Application Interaction                                   |    |
|    | 4.2.1 Summary                                                      |    |
|    | 4.2.2 Background                                                   |    |
|    | 4.2.3 Guideline                                                    |    |
|    | 4.2.3.1 PC Card-Unaware Applications                               |    |
|    | 4.2.3.2 PC Card-Aware Applications                                 |    |
|    | 4.3 CardBus Operational Scenarios                                  |    |
|    | 4.3.1 Summary                                                      |    |
|    | 4.3.2 Background                                                   |    |
|    | 4.3.3 Guideline                                                    |    |
|    | 4.4 Fax/Modem CIS Design                                           |    |
|    | 4.4.1 Summary                                                      |    |
|    | 4.4.2 Background                                                   |    |
|    | 4.4.3 Guideline                                                    |    |
|    | 4.4.3.1 The Device Information Tuple (01H)                         |    |
|    | 4.4.3.2 Level 1 Version/Product Information Tuple (15н)            |    |
|    | 4.4.3.4 Function ID Tuple (21H)                                    |    |
|    | 4.4.3.5 Modem Function Extension Tuple (22H)                       |    |
|    | 4.4.3.6 Configuration Tuple (1AH)                                  |    |
|    | O 1 ' '                                                            |    |

| 4.4.3.7 Configuration-Entry Tuple (1Вн)                      | 81  |
|--------------------------------------------------------------|-----|
| 4.4.3.8 No Link Tuple (14H)                                  | 84  |
| 4.4.3.9 End of Tuple Chain (FFH)                             | 84  |
| 4.5 Wireless CIS                                             | 85  |
| 4.5.1 Summary                                                |     |
| 4.5.2 Background                                             |     |
| 4.5.3 Guideline                                              |     |
| 4.5.3.1 Wireless Modems                                      | 85  |
| 4.5.3.2 Wireless LANS                                        | 85  |
| 4.5.3.3 Wireless Pagers                                      | 85  |
| 4.6 Sample PC Card ATA Tuple Options                         | 86  |
| 4.6.1 Summary                                                |     |
| 4.6.2 Background                                             |     |
| 4.6.3 Guideline                                              |     |
| 4.6.3.1 CIS Usage for PC Card ATA Cards                      | 87  |
| 4.6.3.2 Sample Tuples for PC Card ATA Cards                  |     |
| 4.7 Guideline for CIS Tuples for 3.3 or 3.3/5 volt Operation | 106 |
| 4.7.1 Introduction                                           |     |
| 4.7.1.1 Purpose                                              | 106 |
| 4.7.1.2 Scope                                                |     |
| 4.7.2 CIS for a PC Card with 3.3 volt Only Operation         |     |
| 4.7.2.1 CISTPL_DEVICE_OC                                     |     |
| 4.7.2.2 CISTPL_CONFIG                                        |     |
| 4.7.2.3 CISTPL_CFTABLE_ENTRY                                 | 108 |
| 4.7.2.3.1 First CISTPL_CFTABLE_ENTRY                         | 109 |
| 4.7.2.3.2 Second CISTPL_CFTABLE_ENTRY                        | 110 |
| 4.7.3 CIS for a PC Card with 3.3 or 5 volt Operation         | 111 |
| 4.7.3.1 CISTPL_DEVICE                                        | 111 |
| 4.7.3.2 CISTPL_DEVICE_OC                                     | 111 |
| 4.7.3.3 CISTPL_CONFIG                                        | 113 |
| 4.7.3.4 CISTPL_CFTABLE_ENTRY                                 | 113 |
| 4.7.3.4.1 First CISTPL_CFTABLE_ENTRY                         | 114 |
| 4.7.3.4.2 Second CISTPL_CFTABLE_ENTRY                        | 115 |
| 4.7.3.4.3 Third CISTPL_CFTABLE_ENTRY                         | 116 |
| 4.7.3.4.4 Fourth CISTPL_CFTABLE_ENTRY                        | 117 |
| 4.7.4 CIS for a CardBus PC Card                              | 118 |
| 4.7.4.1 CISTPL_DEVICE_OC                                     | 118 |
| 4.7.4.2 CISTPL_CONFIG_CB                                     | 118 |
| 4.7.4.3 CISTPL_CFTABLE_ENTRY_CB                              | 119 |
| 5. Limited Host Guidelines                                   | 121 |
| 5.1 Overview                                                 |     |
| 5.2 Card Signal Guidelines                                   |     |

#### **CONTENTS**

| 5.2.1 Required Signals           |     |
|----------------------------------|-----|
| 5.2.1.1 A[25::0]                 | 121 |
| 5.2.1.2 CD1# and CD2#            |     |
| 5.2.1.3 D[15::0]                 |     |
| 5.2.1.4 CE1#                     | 122 |
| 5.2.1.5 CE2#                     |     |
| 5.2.1.6 IORD#                    |     |
| 5.2.1.7 IOWR#                    |     |
| 5.2.1.8 GND                      |     |
| 5.2.1.9 OE#                      | 122 |
| 5.2.1.10 READY (IRQ#)            |     |
| 5.2.1.11 REG#                    | 123 |
| 5.2.1.12 RESET                   | 123 |
| 5.2.1.13 Vcc                     |     |
| 5.2.1.14 Vpp1                    |     |
| 5.2.1.15 Vpp2                    |     |
| 5.2.1.16 VS1#                    | 123 |
| 5.2.1.17 VS2#                    |     |
| 5.2.1.18 WAIT#                   |     |
| 5.2.1.19 WE#                     | 124 |
| 5.2.2 Optional Signals           |     |
| 5.2.2.1 BVD1 (STSCHG#)           | 124 |
| 5.2.2.2 BVD2 (SPKR#)             | 124 |
| 5.2.2.3 INPACK#                  |     |
| 5.2.2.4 WP (IOIS16#)             |     |
| 5.3 Memory Access Guidelines     | 125 |
| 5.4 I/O Access Guidelines        | 126 |
| 5.5 Power and Thermal Guidelines | 126 |
| 5.5.1 Power                      |     |
| 5.5.1.1 Vcc Power                |     |
| 5.5.1.2 Vpp                      |     |
| 5.5.2 Thermal                    | 197 |

## **FIGURES**

| Figure 2-1: Card-Side Thermal Icons                          | 11 |
|--------------------------------------------------------------|----|
| Figure 2-2: Host-Side Thermal Icons                          | 12 |
| Figure 3-1: PCB Connector                                    | 16 |
| Figure 3-2: Cable Connector                                  | 18 |
| Figure 3-3: Key Size and Locations                           | 19 |
| Figure 3-4: Open Standard LAN Connector Key Configuration    | 20 |
| Figure 3-5: Reserved Connector Key Configuation              | 20 |
| Figure 3-6: Reserved Connector Key Configuration             | 20 |
| Figure 3-7: Card I/O Connector, 4 Position                   | 36 |
| Figure 3-8: Card I/O Connector, 7 Position                   | 37 |
| Figure 3-9: Cable Plug Connector, 3 Position                 | 38 |
| Figure 3-10: Cable Plug Connector, 4 Position                | 39 |
| Figure 3-11: Cable Plug Connector, 7 Position                | 40 |
| Figure 3-12: Microphone Input with Bias Supply               | 55 |
| Figure 3-13: Maximum Dimensions for I/O Connector            | 57 |
| Figure 3-14: Type I Extended PC Card Package Dimensions      | 60 |
| Figure 3-15: Type I Extended (3-D)                           | 61 |
| Figure 3-16: Type II Extended PC Card Package Dimensions     | 62 |
| Figure 3-17: Type II Extended (3-D)                          | 63 |
| Figure 3-18: Extended PC Card Guide Guidance for Smart Cards | 65 |

## **TABLES**

| Table 3-1: PCB Connector Dimensions                               | 17 |
|-------------------------------------------------------------------|----|
| Table 3-2: PCB Connector Contact Lengths                          | 17 |
| Table 3-3: Cable Connector Dimensions                             | 19 |
| Table 3-4: Key Dimensions                                         | 20 |
| Table 3-5: Recommended Test Sequence                              | 21 |
| Table 3-6: Ethernet with AUI and 10BaseT                          | 29 |
| Table 3-7: Ethernet with AUI and 10 Base 2                        | 29 |
| Table 3-8: Token Ring UTP and STP                                 | 30 |
| Table 3-9: ARCNET with UTP and Coax                               | 30 |
| Table 3-10: ATM                                                   | 31 |
| Table 3-11: Card I/O Connector Dimensions                         | 36 |
| Table 3-12: Cable I/O Connector Dimensions                        | 39 |
| Table 3-13: Connectors Per Test Group                             | 41 |
| Table 3-14: Test Sequence                                         | 42 |
| Table 3-15: Cable Type, Point-to-Point Wiring Physical Definition | 51 |
| Table 3-16: 4 Pin PC Card Modem I/O Connector Pinouts             | 53 |
| Table 3-17: 7 Pin PC Card Modem I/O Connector Pinouts             | 54 |
| Table 4-1: Tuple Codes for Fax/Modem Card Example                 | 75 |
| Table 4-2: Device Information Tuple                               | 75 |
| Table 4-3: Version Product Information Tuple                      | 76 |
| Table 4-4: Manufacturers ID Tuple                                 | 77 |
| Table 4-5: Function ID Tuple                                      | 77 |
| Table 4-6: Function Extension Tuples                              | 79 |
| Table 4-7: Configurable Card Tuple                                | 80 |
| Table 4-8: Configuration Entry Tuple                              | 82 |
| Table 4-9: Power Extension Fields for Tuple 1BH                   | 82 |
| Table 4-10: Current /Voltage Scales                               | 83 |
| Table 4-11: Mantissa Values                                       | 83 |
| Table 4-12: No Link Tuple                                         | 84 |
| Table 4-13: End of Tuple Chain                                    | 84 |

| Table 4-14: PC Card ATA Tuple Usage Chart                                                                                                               | .87 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Table 4-15: Sample Device Info Tuple-01H Required on PC Card ATA Cards                                                                                  | .91 |
| Table 4-16: Sample Other Conditions Device Info Tuple–1CH Required only if 3V VCC WAIT# signal is supported by card for Common Memory cycles            |     |
| Table 4-17: Sample JEDEC ID Tuple–18H Required for PC Card ATA Cards supporting Mapped PC Card ATA Registers                                            |     |
| Table 4-18: Sample Manufacturer's ID Tuple–20H Optional but recommended, for PC ATA Devices                                                             |     |
| Table 4-19: Sample Level 1 Version / Product Info Tuple–15H Recommended                                                                                 | .94 |
| Table 4-20: Function ID Tuple, Disk Function–21H Required for PC Card ATA Cards                                                                         | .95 |
| Table 4-21: Disk Function Extension Tuple–Interface Type Required for PC Card ATA                                                                       |     |
| Table 4-22: Sample Disk Function Extension–PC Card ATA Parameters Tuple Required Card ATA Cards                                                         |     |
| Table 4-23: Sample Configuration Tuple Required for all PC Card ATA cards                                                                               | .97 |
| Table 4-24: Sample Configuration Entry Tuple for Memory Mapped I/O PC Card ATA Configuration Required if Memory Mapped ATA Registers Supported          |     |
| Table 4-25: Sample Contiguous I/O Mapped ATA Registers Configuration Entry Tupl Required for PC Card ATA Devices1                                       |     |
| Table 4-26: Sample ATA Primary I/O Mapped Configuration Entry Tuple Required fo Card ATA Devices1                                                       |     |
| Table 4-27: Sample ATA Secondary I/O Mapped Configuration Entry Tuple Required Card ATA Devices1                                                        |     |
| Table 4-28: Sample No Link Tuple: 14H Optional but recommended, for PC Card ATA                                                                         |     |
| Table 4-29: Sample End of Tuple Chain: FFH Required for PC Card ATA Devices as the tuple on each chain which is not terminated with a link value of FFH |     |

## 1. Introduction

## 1.1 Purpose

This document is designed to provide implementation examples and further explanations of the *PC Card Standard* in order to:

- enhance the interoperability of PC Card components, including card hardware and software, system hardware and software, and applications.
- facilitate the development of PC Card hardware and software by increasing the understanding of the standard by PC Card implementation community.

These guidelines are not requirements made by the PCMCIA/JEITA standards organizations. Rather, they are implementation examples, suggestions and hints.

## 1.2 Scope

Guidelines may address any of the following areas:

- 1. difficult portions of the standard which could use further explanation
- 2. implementation hints and considerations which a PC Card designer wishes to make public
- 3. examples which other implementers could use as starting points for their own designs
- 4. PC Card product areas for which no PC Card Standards exist, e.g., applications
- 5. interaction of PC Card designs with other areas, e.g., other buses

Guidelines may cover any PC Card hardware or software, whether system or card-based. A guideline may restrict itself to a given architecture, operating system, or other implementation constraint in order to be more effective.

In summary, this guidelines section is meant to be a useful adjutant to the *PC Card Standard* and not to be an additional source of such standards.

#### 1.3 Related Documents

The following documents which comprise the *PC Card Standard*:

PC Card Standard Release 8.0 (April 2001), PCMCIA/JEITA

Volume 1. Overview and Glossary

Volume 2. *Electrical Specification* 

Volume 3. Physical Specification

Volume 4. *Metaformat Specification* 

Volume 5. Card Services Specification

Volume 6. Socket Services Specification

Volume 7. PC Card ATA Specification

Volume 8. PC Card Host Systems Specification

Volume 9. *Guidelines* 

Volume 10. Media Storage Formats Specification

Volume 11. XIP Specification

MIL-STD-202F, Military Standard, *Test Methods for Electrical Connectors*, U.S. Department of Defense.

MIL-STD-1344A, Military Standard, *Test Methods for Electrical Connectors*, U.S. Department of Defense.

ANSI/UL 94-1979, November 16, 1979, Standard for Tests for Flammability of Plastic Materials for Parts in Devices and Appliances

ANSI/EIA-364-65-1992, March 6, 1992, EIA Standard TP-65, *Mixed Flowing Gas*, Electronic Industries Association

CB14, June 1993, EIA Engineering Bulletin, Contact Lubrication, Electronic Industries Association

EIA-364B, August 1990, *Electrical/Socket Test procedures including Environmental Classifications*, Electronic Industries Association

IEC Standard No. 950, Second Edition 1991, *Safety of Information Technology Equipment, including Electrical Business Equipment*, International Electrotechnical Commission.

### 1.4 Guidelines Format

Each guideline has subsections as follows:

Summary indicates the objective of the guideline and the result

of following it

Background explains purpose of the guideline. In some cases it also

gives information on current implementations

Guideline gives the actual guideline

## 2. ELECTRICAL GUIDELINES

## 2.1 CardBus/PCI Common Silicon Requirements

### 2.1.1 Summary

One of the goals of the CardBus specification is to allow a component to be designed so that it can function either in the PC Card environment when mounted on a CardBus PC Card or in the PCI environment when attached directly to a PCI bus. While the CardBus specification makes it possible to do this, this guideline provides specific details of how the design must be done in order to achieve this goal.

#### 2.1.2 Background

The PCI specification, Rev 2.0, served as the starting point in developing the CardBus interface. Any differences between the two standards were driven primarily by differences in the electrical environment (the PC Card's 68-pin connector vs. PCI's 120 pin), the point-to-point interconnect mandated by 16-bit PC Card support (vs. PCI's bused environment), and the dynamic insertion/removal characteristics inherent to PC Card but not PCI. This guideline describes the tradeoffs made to overcome these differences and documents how common silicon should be designed and used in the CardBus environment.

The information in the guideline is structured in similar fashion to the CardBus specification to make it easier to identify where CardBus differs from PCI. As a result, this guideline covers the following areas:

- 1. pin definition differences
- 2. functional differences
- 3. electrical differences
- 4. configuration space differences
- 5. software driver differences

This guideline <u>should not</u> be used as a substitute for either the CardBus or PCI specifications by design engineers. Its only purpose is to highlight differences, explain why the difference exists, and show what CardBus implementations must do to overcome them. The detail contained is not sufficient to enable a design to be undertaken.

#### 2.1.3 Guideline

#### 2.1.3.1 Pin Definition Differences

The pinout differences between CardBus and PCI are:

1. CardBus does not have an **IDSEL** signal.

PCI uses **IDSEL** as a chip select for configuration read and configuration write cycles. Since CardBus PC Cards always operate in a point-to-point environment, they are always the intended target of configuration cycles on the interface. Therefore, a CardBus PC Card will always claim a configuration cycle.

Common silicon components must implement **IDSEL** in order to meet PCI requirements. This signal should be strapped high (always asserted) when mounted on a CardBus PC Card. This will cause the component to be selected whenever a configuration cycle is executed on the CardBus interface.

2. CardBus does not have the **SBO#** or **SDONE** signals.

PCI uses these optional pins to signal address snooping results to the target of a transaction. The target continues the access when CLEAN is signaled (**SBO**# deasserted and **SDONE** asserted) or terminates with retry when HITM is signaled.

The CardBus adapter can take appropriate action on the system bus (e.g., terminate with retry) and on CardBus (e.g., discard read data, terminate write cycles) without informing the card of the snoop results. Therefore, CardBus does not implement these two signals.

Common silicon which implements **SBO**# and **SDONE**, but not **CBLOCK**#, must strap **SBO**# and **SDONE** high on CardBus PC Cards so the component will always see the CLEAN state. If **CBLOCK**# is implemented, **SBO**# and **SDONE** must be disabled. Strapping them high causes CLEAN to be signaled during the address phase of a write to a locked resource. This causes the component to conclude the write cycle is a writeback of a dirty cache line so it would override the locked status and complete the write. If you intend to implement a function with **SBO**#, **SDONE**, and **LOCK**#, please contact the PCI SIG for assistance in defining this disable mechanism.

3. CardBus does not have the 64-bit bus extension pins.

Because of pin constraints in the 68-pin connector, CardBus does not support AD[63::32], C/BE[7::4]#, REQ64#, ACK64#, and PAR64. If common silicon implements these signals, the REQ64# signal must be pulled up to VCC on CardBus cards so that it is put in 32-bit mode during reset. Floating inputs on AD[63::32], C/BE[7::4]#, PAR64, and ACK64# must be dealt with during runtime. This could be done by enabling input "keepers" when REQ64# is seen high during reset.

4. CardBus does not have the JTAG pins.

Because of pin constraints in the 68-pin connector, CardBus does not support *IEEE 1149.1* "*Standard Test Access Port and Boundary Scan Architecture*" across the interface. If the capability is not needed in CardBus, common silicon must tie **TRST**# and **TCK** to ground and leave **TDI**, **TDO**, and **TMS** unconnected.

If the scan chain is to be used on the CardBus card, then the common silicon component and card design must provide a means for manipulating it across the CardBus interface. In general, this will involve incorporating BIST circuitry and using the BIST register defined in configuration space.

5. CardBus has a **CSTSCHG** pin.

CardBus uses **CSTSCHG** to signal battery low/dead, write protect, ready, and remote wakeup conditions. Common silicon must implement this pin if the functionality is desired for CardBus. It will be a no-connect, or available as a sideband signal when attached to the motherboard, in the PCI environment.

6. CardBus has a **CAUDIO** signal.

Common silicon requiring access to the speaker must implement this signal. Usage of this silicon in the PCI environment requires either a local speaker, a connection to the system speaker via a cable from PCI add-in boards, or a sideband signal when mounted on the motherboard.

7. CardBus has a CCLKRUN# signal.

Common silicon desiring a hardware mechanism to start the clock, or continue it for a period of time, must implement this function. **CCLKRUN**# should be strapped low when the PCI environment doesn't support this capability.

8. CardBus only has one interrupt (CINT#) pin.

PCI allows interrupts to be signaled using up to four INTx# pins. Due to pin constraints, CardBus requires using a single interrupt signal, **CINT#**. If common silicon chooses to implement multiple INTx# pins, they must be wire-OR'd together (shorted) when mounted on a CardBus card.

9. CardBus does not provide exceptions to supporting CPERR# and CSERR#.

Common silicon must implement the **CPERR#** and **CSERR#** pins along with the associated parity generation and checking logic.

#### 2.1.3.2 Functional Differences

The functional differences between CardBus and PCI are:

1. CardBus doesn't support PCI's Interrupt Acknowledge command.

This command is intended for the target responsible for interrupt handling duties. Such hardware cannot reside on a CardBus PC Card due to the dynamic insertion/removal nature of PC Cards. A common silicon component, which requires this capability in the PCI environment, must implement this command. This will not cause problems because the command will never occur on CardBus. Also, CardBus will never assign a different meaning to the bit encoding for this command.

2. CardBus doesn't support PCI's Dual address cycle (DAC) command.

CardBus does not address the issue of 64-bit addressing although the intention is to add it later. Common silicon that could benefit from this command (i.e., bus masters) should implement it. Although the command has no meaning on the CardBus interface based on the present specification, CardBus will never assign a different meaning to the bit encoding for this command.

3. CardBus doesn't address ignoring byte enables when the target determines cacheability.

In PCI, targets which determine cacheability (e.g., memory controllers) must ignore the byte enables and return all bytes when the access is cacheable. An example for Intel Architecture systems is a memory controller telling the CPU that the access is cacheable via the KEN# signal. This capability does not exist across the CardBus interface.

This has no impact on common silicon. Even if a function existed, which could signal cacheability information to the CPU and had use in the CardBus environment, the CPU would never use the non-requested bytes returned from CardBus cards. This is because the cacheability indication mechanism will never exit the card.

4. CardBus imposes additional usage rules on CBLOCK#.

CardBus PC Cards, like PCI add-in boards, are targeted for usage across multiple CPU architectures. These differing architectures place different constraints on which transactions can be guaranteed to be atomic. CardBus has additional usage rules for **CBLOCK#** to clarify how

exclusive accesses can be guaranteed across differing architectures. These rules apply only to software developers. The operation of CardBus's **CBLOCK**# pin is identical to PCI's LOCK# pin. Therefore, there is no impact to the design of common silicon.

PCI also requires locking a minimum of 16 bytes, naturally aligned, while CardBus only requires locking what was read. Common silicon must lock at least 16 bytes when lock is established.

5. CardBus does not support PCI's Configuration Mechanism #2.

PCI requires usage of mechanism #1 for new designs but defined a second mechanism for existing designs. The components which implemented configuration mechanism #2 do not have any use on CardBus PC Cards (e.g., host bridges for PCI). In general, functions which have applicability on PCI and CardBus will never generate configuration cycles.

However, if common silicon ever does need to generate configuration cycles, it must be designed to use mechanism #1.

6. CardBus requires parity checking and reporting without exception.

CardBus does not allow PCI's exceptions for functions which "never deal with or contain or access any data which represents permanent or residual system or application state, e.g., human interface and video/audio devices." Therefore, all common silicon must implement the **CPERR**# and **CSERR**# pins along with the associated parity checking and reporting logic for address and data.

7. CardBus's **CSTSCHG** capability requires registers in memory space.

The implementation of **CSTSCHG** requires providing the **Event**, **Mask**, **Force**, and **Present Value** registers. These registers reside in memory. Common silicon which implements the **CSTSCHG** capabilities for CardBus must implement these registers and indicate the need for address space in the appropriate manner (PCI = base address register in configuration space, CardBus = base address register and the CISTPL\_CFTABLE\_CB and CS\ISTPL\_BAR tuples). A unique base address register is not required for these registers, other memory requirements may be included as appropriate.

8. CardBus does not require cards to drive **CAD[31::0]**, **CC/BE[3::0]**#, and **CPAR** when **CGNT**# is asserted but **REQ**# isn't.

CardBus doesn't allow cards to be designated the default owners of an idle interface. However, PCI requires any bus master to assume such ownership when directed. Therefore, common silicon must be designed to drive these signals when **CGNT**# is asserted but **CREQ**# isn't. Since this condition will never occur on CardBus, there is no conflict.

#### 2.1.3.3 Electrical Differences

6

The electrical differences between CardBus and PCI are:

1. CardBus requires special slew rate controlled buffers.

CardBus cannot tolerate the switching characteristics of PCI buffers due to the limited number of ground pins on the connector. Further, the slew rate controlled buffers typically offered by ASIC houses do not provide enough edge rate control to meet the CardBus requirements. Therefore, common silicon must do one of the following:

a) Incorporate dual mode buffers (PCI + CardBus modes) and a mechanism to enable the appropriate mode. Note that the primary difference between these two modes is the slew rate control. Therefore, the difference in the buffer's modes could be as simple as reducing or disabling the pre-driver for CardBus.

- b) Series terminate each line to get acceptable di/dt characteristics. These resistor must be located very close to the interface component on the card so that signals being driven by the adapter are not affected.
- c) Add inductance or resistance to the **VCC** and **GND** paths to pull up or pull down the buffer's supply rails during transitions. This reduces the edge rate by making it a function of the RC time constant of the **VCC**, or **GND**, supply. The rate can be controlled by adjusting the value of resistance/inductance and the amount of current switched through it.

CardBus uses the same DC characteristics as PCI but the loading is reduced. Therefore, input buffer behavior is identical between the two standards. Only in the AC characteristics do differences emerge where CardBus simply specifies a rise/fall time since it operates in a lumped load regime rather than PCI's transmission line environment.

2. CardBus does not support the 5V signaling environment.

Common silicon must be designed to operate in the 3.3V signaling environment with **VCC**=3.3V. It may additionally be designed to accept **VCC**=5.0V for the PCI domain.

3. Timing differences.

CardBus is a point-to-point environment so there is no need to distinguish between **CREQ**#, **CGNT**#, and the other signals with respect to timings. The timing differences are:

- a) Tval is measured at the DC Vih and Vil values instead of PCI's 0.4(Vcc) to cleanly specify what constitutes a valid signal in the CardBus environment.
- b) CardBus specifies the minimum time from **CCLK** stable to the deassertion of **CRST#** as 100 clocks instead of PCI's  $100\mu$ sec. This change better defines reset requirements with any speed clock. Common silicon must be fully reset in 100 clock cycles.
- 4. CardBus assigned pins on the connector in a different sequence than PCI.

This was done to better align CardBus signals with the PCMCIA 2.0 & 1.0/JEIDA 4.1 & 4.0 publication's cards since the adapter must configure the interface for any of the three protocols. The signals affected are **CSERR#**, **CAD16**, **CGNT#**, **CINT#**, **CCLK**, **CRST#**, and **CREQ#**. The impact is to the PC Card or PCI add-in board, since the routing of a common silicon component will require traces crossing each other. The component designer needs to choose the environment in which these crossovers will occur (CardBus vs. PCI).

5. CardBus specifies a maximum current immediately following power up or reset.

The parameter Icc(CIS) gives CardBus PC Card sockets a guarantee that they can power up any CardBus PC Card and read the CIS without causing a power fault condition by putting too much load on the battery. PCI has no equivalent parameter. Since this may extend beyond the common silicon component, the designer must ensure that cards using their component will not exceed this value when reading the CIS or reading and writing configuration space.

#### 2.1.3.4 Configuration Space Differences

The configuration space differences between CardBus and PCI are:

1. CardBus does not define all the configuration space fields defined by PCI.

Due to dynamic insertion/removal and generic configuration concerns, CardBus chose to provide all configuration information in the CIS rather than using PCI's predefined header region in configuration space. As a result, CardBus functions must provide configuration information in a different manner than PCI. This means that:

- a) Common silicon must implement the 16-byte header required by PCI including Vendor ID, Device ID, Class code, and Revision ID.
- b) Common silicon must implement PCI's Max\_Lat, Min\_GNT, and Interrupt line registers if the function requires them for PCI.
- c) The base address registers must be encoded with size information as defined by PCI. These fields, and encodings, are not used by CardBus so there are no implications with respect to common silicon.
- 2. Certain Command register fields are not optional for CardBus.
  - Both PCI and CardBus define a **Command** register in configuration space. CardBus requires common silicon to implement the following fields:
  - a) <u>Memory Space</u> must be implemented on all cards which support I/O space because I/O space must be mappable into memory space.
  - b) <u>Parity Error Response</u> must always be implemented because CardBus does not allow the exception's provided by PCI.
  - c) <u>SERR# Enable</u> must always be implemented because CardBus does not allow the exception's provided by PCI.
- 3. Certain Status register fields are not optional for CardBus.
  - Both PCI and CardBus define a **Status** register in configuration space. CardBus requires common silicon to implement the following fields:
  - a) <u>Signaled System Error</u> must always be implemented because CardBus requires all functions to be able to check and report address and data parity errors.
  - b) <u>Detected Parity Error</u> must always be implemented because CardBus requires all functions to be able to check and report address and data parity errors.
- 4. CardBus uses four bytes in the configuration space header for a CIS pointer.
  - Common silicon must implement these bytes with a pointer to the beginning of the CIS structure (see the *Metaformat* and *Electrical Specification* for details). In addition, if the CIS cannot fit in configuration space along with PCI's driver dependent information, common silicon must locate it in memory or expansion ROM space and provide a mechanism(s) to access it (i.e., base address registers and a data path). Unique base address registers are not required.
- 5. CardBus requires a memory-mapped base address register whenever I/O space is used by the card.
  - CardBus requires all I/O space to be mappable into memory space. This means that I/O base address registers must be accompanied with a memory base address register. Therefore, common silicon must implement this companion memory base address register.

#### 2.1.3.5 Software Driver Differences

If a common software driver is to be developed, the following differences must be recognized:

1. CardBus imposes additional interrupt handling requirements.

CardBus defined the **INTR** field, in the **Event**, **Mask**, **Force**, and **Present Value** registers, so Card Services could do end of interrupt (EOI) processing in environments which don't provide a system-level interrupt handler. This created a standard mechanism for clearing interrupts. Common silicon must implement this field in the above registers. In PCI, the function's device

driver must either use this standard mechanism to clear interrupts or a means to disable it and enable the desired proprietary method must be provided.

2. CardBus requires drivers to have a Card Services interface including tuple comprehension.

This means that a "common driver" must implement the Card Services interface. When implemented in a PCI system, the driver must first check for its function's existence on PCI. If it doesn't find anything, or if it can handle more than one instance, it must then register with Card Services. If Card Services doesn't exist in the system, determined with the GetCardServicesInfo call, the driver may disable its Card Services interface and proceed knowing no PC Card will show up.

Upon finding its function, the driver must proceed with completing the configuration in the appropriate manner — tuple traversal for CardBus vs. configuration space interrogation for PCI.

3. Common drivers must handle dynamic insertion and removal events.

The driver must allow for the fact that its function may disappear or appear at any time and must not treat it as a catastrophic error condition. (See *4.2: Card–Application Interaction* guideline for appropriate behavior when this occurs.)

4. PCI specifies that expansion ROM code is never executed in place.

The only software usage model that PCI defines is where ROM code is always copied from the ROM device to RAM and executed out of RAM. There is nothing in the architecture which prohibits execute-in-place (XIP) operation. On the other hand, CardBus allows this ROM code to be executed-in-place.

When XIP capability becomes a part of CardBus, a common software driver which wants to take advantage of XIP must deal with differences between the two usage models (copy to RAM for PCI vs. XIP for CardBus). Details of what these differences are cannot be determined until the capability is defined.

## 2.2 Compatibility Icons

#### 2.2.1 Introduction

Compatibility Icons have been designed for use on both products and product packaging as a standardized method for communicating key product features. By annotating the key compatibility features it becomes a simple process for an end-user to find and purchase compatible products including but not limited to Host Systems and PC Cards.

The Compatibility Icons currently defined for use include:

- The PC Card Logo Denoting PCMCIA or JEITA Membership
- 16-bit
- CardBus
- 3V Only Operation
- 5V Only Operation
- 3.3V and 5V Operation
- Zoomed Video
- DMA
- DVB
- Thermal Rating Icons

PLEASE CONTACT PCMCIA FOR ARTWORK FILES FOR THE COMPATIBILITY ICONS

## 2.2.2 Usage Guidelines

All Compatibility Icons utilize the same basic size, shape, and fonts. Although there are some basic deployment guidelines for the icons, the usage of the Compatibility Icons by PCMCIA and JEITA member companies is completely voluntary.

The following guidelines are provided as a means to improve the end-user recognition and use of the icons when deployed on products and/or product packaging:

- The use of these icons is restricted to member companies of PCMCIA or JEITA.
- The use of these icons is completely voluntary.
- No new icons may be implemented without the consent of PCMCIA and JEITA.
- In packaging, documentation, and other literature the original PC Card Logo should be printed
  first in the series, with the appropriate icons next to it indicating the capabilities of the product.
- For PC Card Sockets and PC Cards, only the compatibility icons should be used.
- PCMCIA suggests that the icons be reproduced no smaller than .25" wide by .15" tall.
- If you have any questions about the usage restrictions or suggestions, please contact the PCMCIA
  office.

To assist member companies in determining if/which Compatibility Icons may be of value for their products the following sub-sections are provided with technology overviews and section level cross-references to areas within the *PC Card Standard*.

#### 2.2.3 Thermal Rating Icons

The Thermal Rating Icons are based upon a Proactive Thermal Management system designed into several of the PC Card Standard component layers. The affected component layers include: software (Card Services and Client Drivers), PC Cards (CIS – Card Information Structure), and Host Systems (HSDT – Host System Data Table).

A high level view of how this integrated thermal management system works is provided as follows:

- 1. The host system is booted and the system software loads. Card Services retrieves the Host's Thermal Rating value from the HSDT.
- 2. A PC Card is inserted. Card Services and optional Client Drivers read the card's CIS and retrieve configuration data including the Card's Thermal Rating value.
- 3. Card Services validates the system resources required for the card's configuration. To validate the Thermal system resource Card Services subtracts the Card's thermal rating value from available Host's thermal rating value.
- 4. If the result of the subtraction in step 3 is greater than or equal to zero then ample thermal system resource is available and the card configuration process can proceed.
- 5. If the result of the subtraction in step 3 is less than zero than the card requires more thermal resource than the host currently has available so the card can not be configured. Enhanced system software working with Card Services may provide the user feedback indicating that the card could not be configured as well as offering possible user actions or options to restart the process.

Note: In a multi-slot host configuration the slots may share the system's thermal resources. Hence, a second card may need less than the system's rating value but still not be configurable due to another card already being present and using some of the thermal resource.

As previously noted, cases can arise where cards may not be configurable due to either the capabilities of the host (e.g., laptop versus palmtop) or the presence of other cards. To help identify these conditions well before they occur (e.g., at purchase time) manufacturers can use the thermal rating icons on their packaging and the customer can perform the subtraction logic to determine if the desired products are compatible. To assist with the customer usage of the Thermal Rating Icons two slightly different icon formats have been defined.

The thermal icon format defined for PC Cards is presented as follows:



Figure 2-1: Card-Side Thermal Icons

The thermal icon format defined for host systems is presented as follows:



Figure 2-2: Host-Side Thermal Icons

Both formats utilize a unitless whole number value provided in increments ranging from 1 to 99. The Thermal Rating Icon values are based directly off of the CIS/HSDT values. The CIS/HSDT values are converted to whole numbers by multiplying them by 10 and then rounding to the nearest whole number. For example, a CIS/HSDT value of 1.23 would be converted to a reported icon value of 12. A CIS/HSDT value of 0.75 would be a reported icon value of 8.

For more information regarding the technical details of the various thermal management components please refer to the following volumes/sections of the *PC Card Standard*:

- For PC Card Thermal Ratings details see the *Physical Specification* PC Card Thermal Ratings section.
- For CIS Thermal tuple data see the *Metaformat Specification* CISTPL\_CFTABLE\_ENTRY, TPCE\_MI Field and CISTPL\_CFTABLE\_ENTRY\_CB, TPCE\_CBMI Field description sections.
- For System Software and Driver details see the *Card Services Specification* ConfigureFunction and InquireConfiguration service description sections.
- For HSDT and Host Thermal Ratings details see the *PC Card Host System Specification*.

## 2.3 Standardized Zoomed Video (ZV) Register Model

### 2.3.1 Summary

This Guideline describes the process used for software to enable or disable the Zoomed Video interface for PC Cards using the Standardized Zoomed Video Register Model (see the **PC Card Host System Specification**) and also assists with end user compatibility issues.

#### 2.3.2 Background

Previous to the addition of the Standardized Zoomed Video Register Model there was no standardized method for software to enable or disable the Zoomed Video interface for PC Cards. The addition of the Standardized Zoomed Video Register Model does not change the way Zoomed Video was previously enabled or disabled, but provides an alternate and standardized method going forward.

#### 2.3.3 Guideline

- 1. A Zoomed Video PC Card is inserted into an empty slot.
- 2. The card is detected and interrogated appropriately.
- 3. There are two types of PC Card controllers to consider:

#### A) Legacy controller without Standardized Zoomed Video Register Model:

Software can read bit 10 (STANDARDZVREG) of the Socket Control Register (CardBus Socket Address + 10h) to determine if the standardized ZV Register Model is supported. If the bit 10 returns 0, then SW must use legacy code to enable ZV. If bit 10 returns 1, then SW can use the Standardized ZV Register Model (see below).

#### B) Controller with Standardized Zoomed Video Register Model:

When bit 10 (STANDARDZVREG) of the Socket Control Register (CardBus Socket Address + 10h) returns a 1, then SW can use the following process/register model to enable Zoomed Video:

- The ZVSUPPORT bit (Bit 27) in the Socket Present State Register (CardBus Socket Address + 08h) will be set to indicate whether or not that socket supports Zoomed Video. This bit will be set by Platform BIOS via the Socket Force Event Register (Bit 27, FZVSUPPORT, CardBus Socket Address + 0Ch).
- If the ZVSUPPORT bit is 1, and the ZV\_ACTIVITY bit (Bit 11 of the Socket Control Register) is 0, then the OS can enable Zoomed video by setting bit 9 (ZVEN) of the Socket Control Register (CardBus Socket Address + 10h).
- If the ZVSUPPORT bit is 1, and the ZV\_ACTIVITY bit is 1, then the OS can display a message to the user similar to the following example:
  - "The Zoomed Video protocol required by this PC Card Application is already in use by another card."
- If the ZVSUPPORT bit is 0, then the OS can display one of two messages to the user as follows (these messages are provided as examples only):

"This platform does not support the Zoomed Video protocol required by this PC

#### Card Application."

If the ZVSUPPORT bit returns 0, and the ZVSUPPORT bit returns 0 for the other PC Card socket (in dual-socket PC Card Controller systems).

"This platform does not support the Zoomed Video protocol required by this PC Card Application in this PC Card Socket. Please remove the card and re-insert in the other PC Card Socket."

If the ZVSUPPORT bit returns 0, but the ZVSUPPORT bit returns 1 for the other PC Card socket (in dual-socket PC Card Controller systems).

## 3. PHYSICAL GUIDELINES

UNLESS OTHERWISE SPECIFIED, ALL DIMENSIONS ARE IN MILLIMETERS (MM).

## 3.1 15 Position Shielded Latching I/O Connector

#### 3.1.1 I/O Connector

This section specifies physical characteristics of Open System LAN and modem I/O connectors. Open System PC Cards are those which contain I/O connectors compliant with this section, including keying assignments and are further compliant with functional and electrical descriptions.

Open System compliance:

- Does not guarantee interoperability of independent implementations.
- Does not guarantee certifiability to any external (non-PCMCIA/JEITA) organizations including FCC, VDE, IEC, UL, etc.
- Does guarantee electricial damage avoidance associated with inadvertent connection.
- Does facilitate uniform implementation interfaces for developers.
- Does promote availability of multi-sourced I/O connectors satisfying PC Card Standard-mandated design criteria.

PC Cards with I/O connectors or cable assemblies which are not compliant with the Open System are Closed System cards. This specification does not define nor address Closed System cards.

### 3.1.1.1 Card I/O Connector

The male PCB connector shall be configured as shown in *Figure 3-1: PCB Connector and Table 3-1: PCB Connector Dimensions* and *Table 3-2: PCB Connector Contact Lengths*.

# **Shielded Receptacle (Board)** Pos. # 1 В9 B4 - B -B2 + 0.05mm BS B18 B7 0.1 mm (S) A(S) - A -ВЗ B1 0.1 mm S AS B11 B13 METAL-SHIELD CONTACT

Figure 3-1: PCB Connector

**B18 Detail** 

**Table 3-1: PCB Connector Dimensions** 

| Dimension | Millimeters       |
|-----------|-------------------|
| B1        | 14.8 ± 0.15       |
| B2        | 2.5 +0, -0.1      |
| B3        | 12.38 +0, -0.08   |
| B4        | $0.7 \pm 0.05$    |
| B5        | 30° +0.5, -0      |
| B6        | 0.8 ±0.05         |
| B7        | 11.2 ±0.1         |
| B8        | 2.9 Max           |
| B9        | 2.0 ±0.1          |
| B10       | 0.8 ±0.1          |
| B11       | 0.5 Ref           |
| B12       | 3.9 Min           |
| B13       | 1.2 Ref           |
| B14       | 4.5               |
| B15       | 4                 |
| B16       | Refer toTable 3-2 |
| B17       | 0.95 ±0.1         |
| B18       | 0.20 ±0.10        |

**Table 3-2: PCB Connector Contact Lengths** 

| Connector Pin | Contact Length |
|---------------|----------------|
| Numbers       | Millimeters    |
| Pins 1,15     | 3.9            |
| Pins 214      | 3.0            |

#### 3.1.1.2 Cable I/O Connector

The female cable plug connector shall be configured as shown in the figure below and Table 3-3: Cable Connector Dimensions



Figure 3-2: Cable Connector

| 1 2012 3-31 | Cable | I 'ANNAA+Ar | Limoncione |
|-------------|-------|-------------|------------|
| i abie 5-5. | Cable | COILLECTOL  | Dimensions |

| Dimension | Millimeters   |
|-----------|---------------|
| A1        | 14.6 Max      |
| A2        | 2.4 Max       |
| A3        | 12.4 Min      |
| A4        | 0.8 Min       |
| A5        | 30° +0, -0.05 |
| A6        | 0.8 ±0.05     |
| A7        | 11.2 ±0.1     |
| A8        | 0.3 ±0.05 Ref |
| A9        | 4.5 Max       |
| A10       | 3.7 ±0.2      |
| A11       | 0.9 Max       |
| A12       | 0.25 Ref      |
| A13       | 3.0 Ref       |
| A14       | 6.0 Max       |

## 3.1.1.3 Key Standards

The dimensions and locations of keys are shown in the figure below and in Table 3-4: Key Dimensions.



Figure 3-3: Key Size and Locations

**Table 3-4: Key Dimensions** 

| Dimension | Millimeters |
|-----------|-------------|
| C1        | 4 ±0.1      |
| C2        | 1.6 ±0.1    |
| C3        | 0.25±0.05   |

Three keying configurations are defined, one for LAN and two are reserved for future definition. Figure 3-4 shows LAN keying.

Figure 3-5 and Figure 3-6 show those reserved for future definition.



Figure 3-4: Open Standard LAN Connector Key Configuration



Figure 3-5: Reserved Connector Key Configuation



Figure 3-6: Reserved Connector Key Configuration

#### 3.1.1.4 Plating

The outermost plating of the connector system contact mating area shall be hardened gold, or materials compatible with gold.

The outermost plating of the shield shall be nickel plated or other plating material compatible with nickel. Recommended shield material is stainless steel.

The interconnect system shall pass all requirements of Section 3.1.2, I/O Connector Reliability and Section 3.1.3, Connector Durability.

#### 3.1.1.5 Test Sequence

The following table defines recommended test sequences. The table assumes 12 test groups, each represented by a vertical column. One or tests are performed on each group. In a particular column, the number 1 appears in the row of the test to be executed first, the number 2 in the row of the test to be executed second and so on.

**Table 3-5: Recommended Test Sequence** 

| Test<br>No | Test item                             | Tes | st gro | up         |     |     |   |         |    |   |     |    |    |     |
|------------|---------------------------------------|-----|--------|------------|-----|-----|---|---------|----|---|-----|----|----|-----|
|            |                                       | 1   | 2      | 3          | 4   | 5   | 6 | 7       | 8  | 9 | 10  | 11 | 12 | 13  |
|            |                                       | Te  | est se | quence     |     |     |   |         |    |   |     |    |    |     |
| 1          | Insulation Resistance                 |     |        |            |     | 1,7 | 1 |         |    |   |     |    |    |     |
| 2          | Dielectric Withstanding Voltage       |     |        |            |     | 2   | 2 |         |    |   |     |    |    |     |
| 3          | Contact Resistance (low level)        |     | 1,5    | 1,4,6,8,10 | 1,4 | 3,6 | 3 | 1,<br>5 | 1, | 1 | 1,3 |    |    |     |
| 4          | Contact Forces                        |     | 2      | 2          |     |     |   | 2       |    |   |     |    |    |     |
| 5          | Connector Insertion/withdrawal Forces |     | 3      | 3          |     |     |   | 3       |    |   |     |    |    |     |
| 6          | Contact Retention Force               | 1   |        |            |     |     |   |         |    |   |     |    |    |     |
| 7          | Durability-Office Environment         |     | 4      |            |     |     |   |         |    |   |     |    |    | 2   |
| 8          | -Harsh Environment                    |     |        | 5          |     |     |   |         |    |   |     |    |    |     |
| 9          | Vibration                             |     |        |            | 2   |     |   |         |    |   |     |    |    |     |
| 10         | Mechanical Shock                      |     |        |            | 3   |     |   |         |    |   |     |    |    |     |
| 11         | Humidity (Normal Condition)           |     |        | 7          |     | 4   |   |         |    |   |     |    |    |     |
| 12         | Moisture Resistance                   |     |        |            |     |     | 4 |         |    |   |     |    |    |     |
| 13         | Thermal Shock                         |     |        |            |     | 5   |   |         |    |   |     |    |    |     |
| 14         | High Termperature Life                |     |        |            |     |     |   | 4       |    |   |     |    |    |     |
| 15         | Cold Resistance                       |     |        |            |     |     |   |         | 2  |   |     |    |    |     |
| 16         | Hydrogen Sulfide                      |     |        | 9          |     |     |   |         |    | 2 |     |    |    |     |
| 17         | Salt Water Spray                      |     |        |            |     |     |   |         |    |   | 2   |    |    |     |
| 18         | Current Rating                        |     |        |            |     |     |   |         |    |   |     | 1  |    |     |
| 19         | Latch Strength                        |     | 6      |            |     |     |   |         |    |   |     |    |    |     |
| 20         | Mechanical Torque/Flex                |     |        |            |     |     |   |         |    |   |     |    | 1  |     |
| 21         | Polarization & Key Force              |     |        |            |     |     |   |         |    |   |     |    |    | 1,3 |

## 3.1.2 I/O Connector Reliability

The I/O interconnect system as specified in Section 3.1.1 shall meet or exceed all reliability test requirements of this Section. Unless otherwise specified, all test and measurements shall be made at:

| Temperature       | 15°C to 35°C  |
|-------------------|---------------|
| Air pressure      | 86 to 106 kPa |
| Relative humidity | 25% to 85 %   |

If conditions must be closely controlled in order to obtain reproducible results, the parameters shall be:

| Temperature       | 23°C ± 1°C      |
|-------------------|-----------------|
| Air pressure      | 86 to 106 kPa   |
| Relative humidity | 50% <u>+</u> 2% |

#### 3.1.2.1 Mechanical Performance

The I/O interconnect system mechanical performance is specified as follows:

#### 3.1.2.1.1 Office Environment

| Standard                                                  | Testing           |
|-----------------------------------------------------------|-------------------|
| Guaranteed number of insertions/extractions = 10,000 min. | Paragraph 3.1.3.1 |

#### 3.1.2.1.2 Harsh Environment

| Standard                                                 | Testing           |
|----------------------------------------------------------|-------------------|
| Guaranteed number of insertions/extractions = 5,000 min. | Paragraph 3.1.3.2 |

#### 3.1.2.1.3 Total Insertion Force (with latches disengaged)

| Standard                     | Testing            |
|------------------------------|--------------------|
| 29.4 N6.6 lbs. (3.0 kg) max. | Insert at speed of |
|                              | 25.4mm/min         |

#### 3.1.2.1.4 Total Pulling Force (with latches disengaged)

| Standard                | Testing                        |
|-------------------------|--------------------------------|
| 1.5 lbs. (0.68 kg) min. | Extract at speed of 25.4mm/min |

#### 3.1.2.1.5 Single Contact Forces



#### 3.1.2.1.6 Single Contact Holding Force

| Standard                                                                                                                    | Testing                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Contact shall not be displaced from insulator when a 4.9N minimum force is applied to the contact in the axis of retention. | Apply a minimum force of 4.9N to the contact in both directions along the axis of retention while holding the insulator rigid. |

#### 3.1.2.1.7 Vibration

| Standard |                                                | Testing                      |
|----------|------------------------------------------------|------------------------------|
| a.       | No mechanical damage shall occur on the parts. | MIL-STD-202F, Method 204D    |
| b.       | No current interruption greater than 100 nsec. | Test condition B (15 G peak) |
| c.       | Contact resistance 3.1.2.2.1b.                 | 10 Hz to 2000 Hz             |

#### 3.1.2.1.8 Shock

| Standard |                                                | Testing                                                         |
|----------|------------------------------------------------|-----------------------------------------------------------------|
| a.       | No mechanical damage shall occur on the parts. | MIL-STD-202F, Method 213B                                       |
| b.       | No current interruption greater than 100 nsec. | Acceleration 50G, Standard holding time 6 msec, Semi-sine wave. |

#### 3.1.2.1.9 Latch Retention Force

| Standard             | Testing                                                                                 |
|----------------------|-----------------------------------------------------------------------------------------|
| 12 lbs. (5.5 kg) min | Minimum latch retention force before and after durability (office environment) testing. |

## 3.1.2.1.10 Polarization and Key Force

| Standard                                                                                                                        | Testing                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13 lbs. (6 kg) minimum, polarization and keys must remain intact and functionally to this requirement after durability testing. | Connector system must not mate when keyed cable plug connector is mismated upside down to PCB male connector, or with any other polarization Type, or any other keying standard, with a force up to 13 lbs. |

## 3.1.2.1.11 Connector Plug Torque and Flex

| Standard                                                                    | Test                                                                 |                                                                                                                                                                                                |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a. No mechanical damage shall occ     b. No current interruption greater th | 1. Clamp PC Card at I/O connector end, within 50mm of the card edge. |                                                                                                                                                                                                |
| Clamp PC Card                                                               | m <sub>m</sub>                                                       | 2. Apply Torque (per table at left) clockwise to the cabled end of the connector, hold at extreme for 5 minutes. Repeat test in counter-clockwise direction. Repeat 5 times in each direction. |
| PC Card  NO Connector                                                       |                                                                      | 3. Apply Flexure and Latch Test (per table at left) to the cable end of the connector. Hold upwards, downwards, left, and right for 5 minutes each. Repeat 5 times in all 4 directions.        |
|                                                                             | C' B                                                                 | Apply Flexure and Latch     Test (per table at left) to the     cable end of the connector.                                                                                                    |
| A. TORQUE                                                                   |                                                                      | Hold upwards, downwards, left, and right for 3 seconds each.                                                                                                                                   |
| Connector Type                                                              | Torque (N.m)                                                         | Repeat 1,000 times in all 4                                                                                                                                                                    |
| 15 Position                                                                 | 0.325                                                                | directions.                                                                                                                                                                                    |
| B. FLEXURE (UP/DOWN)                                                        |                                                                      |                                                                                                                                                                                                |
| Connector Type                                                              | Force (N)                                                            |                                                                                                                                                                                                |
| 15 Position                                                                 | 7.7                                                                  |                                                                                                                                                                                                |
| C. LATCH TEST (LEFT/RIGHT)                                                  |                                                                      |                                                                                                                                                                                                |
| Connector Type                                                              | P Force (N)                                                          |                                                                                                                                                                                                |
| 15 Position                                                                 | 10.8                                                                 |                                                                                                                                                                                                |

## 3.1.2.1.12 Strain Relief

| Standard                                                                                                                                                                                                                                         | Testing                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The strain relief shall be capable of retaining the attaching cable with no separation or damage to conductor(s), shielding (if applicable), or insulation when subjected to force equal or greater than that required to extract the connector. | Clamp connector housing.  Apply force to cable outward from connector housing. If cable assembly does not implement latching mechanism, force shall be 1.6 Kg. If cable assembly implements latching mechanism, force shall be 6.4 Kg or the maximum observed during the tests of paragraph 3.1.2.1.9. |

### 3.1.2.2 Electrical Performance

The I/O interconnect system electrical performance is specified as follows.

### 3.1.2.2.1 Contact Resistance (low level)

| Standard |                                | Testing                                                                                                                |
|----------|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| a.       | Initial40 mΩ maximum           | MIL-STD-1344A, METHOD 3002.1                                                                                           |
| b.       | After test20 mΩ maximum change | Open voltage 20 mV                                                                                                     |
|          |                                | Test current 1 mA                                                                                                      |
|          |                                | a) Measure and record the initial resistance $(R_{\dot{i}})$                                                           |
|          |                                | of the connector system (from attachment of<br>male connector to the PCB, to the wire of the<br>cable plug connector): |
|          |                                | $R_i \le 40 \text{ m}\Omega$                                                                                           |
|          |                                | b) Measure and record resistance $(R_{\mbox{\scriptsize f}})$ of the                                                   |
|          |                                | connector system after test of the connector system. Resistance value after test:                                      |
|          |                                | $R_{f} \le 40 \pm 20 \text{ m}\Omega$                                                                                  |

### 3.1.2.2.2 Withstanding Voltage and Isolation Voltage

| Standard                                                                                          | Testing                                                                |
|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| a) No shorting, breakdown, flashover or other damages                                             | MIL-STD-202F, METHOD 301,                                              |
| when 500 Vrms AC is applied for 1 minute between adjacent contacts or from each contact to shell. | measured between adjacent contacts, and measured from contact to shell |
| b) Current leakage 1 mA max.                                                                      |                                                                        |

#### 3.1.2.2.3 Insulation Resistance

| Standard                         | Testing                                         |
|----------------------------------|-------------------------------------------------|
| a. Initial1,000 M $\Omega$ min.  | MIL-STD-202F, METHOD 301                        |
| b. After test100 M $\Omega$ min. | Measure within 1 minute after applying 500 V DC |

## 3.1.2.2.4 Current Capacity

| Standard          | Testing                                          |
|-------------------|--------------------------------------------------|
| 0.5 A per contact | 30°C max temp rise over ambient at rated current |

### 3.1.2.2.5 Insulation Material

| Standard                                   | Testing                 |
|--------------------------------------------|-------------------------|
| UL 94 V-0 rated material in thickness used | Per UL Specification 94 |

### 3.1.2.3 Environmental Performance

### 3.1.2.3.1 Operating Environment

| Standard                                     |
|----------------------------------------------|
| Operating Temperature: -20 °C to + 60 °C     |
| Relative Humidity: 95% Max. (non-condensing) |

### 3.1.2.3.2 Storage Environment

| Standard                                     |
|----------------------------------------------|
| Operating Temperature: -20 °C to + 70 °C     |
| Relative Humidity: 95% Max. (non-condensing) |

#### 3.1.2.4 Environmental Resistance

#### 3.1.2.4.1 Moisture Resistance

| Standard                            | Testing                                                  |
|-------------------------------------|----------------------------------------------------------|
| Contact resistance: 3.1.2.2.1       | MIL-STD-202F, METHOD 106E                                |
| Insulation resistance: 3.1.2.2.3 b. | (excluding vibration)                                    |
|                                     | 10 cycles (1 cycle=24 hours) with connector system mated |

#### 3.1.2.4.2 Thermal Shock

| Standard                                      | Testing                                                |
|-----------------------------------------------|--------------------------------------------------------|
| No physical damage shall occur during testing | MIL-STD-202F, METHOD 107G                              |
| Contact resistance: 3.1.2.2.1                 | Test condition A, -55 °C to + 85 °C                    |
| Insulation resistance: 3.1.2.2.3 b.           | 5 cycles (1 cycle=1 hours) with connector system mated |

### 3.1.2.4.3 Durability (High Temperature)

| Standard                         | Testing                                                            |
|----------------------------------|--------------------------------------------------------------------|
| Contact resistance: 3.1.2.2.1 b. | MIL-STD-202F, METHOD 108A                                          |
|                                  | Test Condition B, 85°C, 250 hours min. with connector system mated |

### 3.1.2.4.4 Humidity (Normal Condition)

| Standard                             | Testing                                                                      |
|--------------------------------------|------------------------------------------------------------------------------|
| Contact resistance: 3.1.2.2.1        | MIL-STD-202F, METHOD 103B                                                    |
| Insulation resistance: 3.1.2.2.3 b . | Test Condition B, 40 $^{\circ}$ C , 90 to 95% RH with connector system mated |

### 3.1.2.4.5 Mixed Flowing Gases

| Standard                                                                                                                                    | Testing                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No visible corrosion under 3X magnification Contact resistance: 3.1.2.2.1 except max. increase to be 20 $m\Omega$ above initial measurement | EIA-364-65 (TP-65), Class II environment for 48 hours after stablization. Performed with 50% of test group connectors mated; rest unmated. Measurement made on 100% of contacts on all connectors in test group. |

### 3.1.2.4.6 Salt Water Spray

| Standard                                        | Testing                                       |
|-------------------------------------------------|-----------------------------------------------|
| No harmful corrosion (or degradation of contact | MIL-STD-202F, METHOD 101D                     |
| performance) should occur on the contacts.      | Test condition B, Concentration 5%            |
| Contact resistance 3.1.2.2.1                    | 35 °C, 48 hours min., with connectors unmated |

## 3.1.3 Connector Durability

The I/O interconnect system as specified in Section 3.1.1 shall meet or exceed all durability requirements of this subsection.

Test conditions for the mate/unmate cycles are:

| Cycle rate        | 400-600 cycles per hour |
|-------------------|-------------------------|
| Temperature       | 15 °C to 35 °C          |
| Air pressure      | 86 to 106 kPa           |
| Relative humidity | 25% to 85%              |

#### 3.1.3.1 Office Environment

The office environment is defined in EIA-364A as class 1.1 - year round air conditioning (non-filtered) with humidity control.

Test sequence:

| Contact resistance per 3.1.2.2.1 a.                        |  |
|------------------------------------------------------------|--|
| Mate and unmate the connector for a total of 10,000 cycles |  |
| Contact resistance per 3.1.2.2.1 b.                        |  |

#### 3.1.3.2 Harsh Environment

The harsh environment is defined in EIA-364A as class 1.3 — no air conditioning, no humidity with normal heating and ventilation.

Test sequence:

| Contact resistance per 3.1.2.2.1. a.       |                             |
|--------------------------------------------|-----------------------------|
| Mate and unmate the connector 1,000 cycles | total cycles = 1,000 cycles |
| Humidity per 3.1.2.4.4                     |                             |
| Mate and unmate the connector 1,000 cycles | total cycles = 2,000 cycles |
| Humidity per 3.1.2.4.4                     |                             |
| Mate and unmate the connector 3,000 cycles | total cycles = 5,000 cycles |
| Humidity per 3.1.2.4.4                     |                             |
| Mixed Flowing Gases per 3.1.2.4.5          |                             |

### 3.1.4 PC Card LAN 15 Position I/O Connectivity

This recommendation defines the pinout for LAN PC Cards. Several specific pinouts are defined, each serving a different technology or technology-media combination. All assume the use the same physical connector and keying shown for LAN in Figure 3-1, Figure 3-2, and Figure 3-3. All Open System LAN PC Cards use the common 15 pin I/O connector. The same swap cable assembly works with two popular network configurations, Ethernet 10BASE-T and Token Ring UTP. Pin assignments are chosen so that accidental connection of an open standard LAN card to a different technology network will not cause damage to the card or the network.

The option is provided to power external transcievers through the PC Card. This simplifies some configurations. The option is also provided to power the PC Card from an external supply allowing LAN cards to be utilized in very low power platforms. Two status LEDs can be powered through the cable assembly.

## 3.1.4.1 Connector Pinout Configurations

The pinouts defined for Open System LAN I/O Connector are shown in the following tables.

Table 3-6: Ethernet with AUI and 10BaseT

| Pin | Signal Description                       |
|-----|------------------------------------------|
| 1   | 10BASE-T receive, negative phase         |
| 2   | 10BASE-T receive, positive phase         |
| 3   | Power into PC card from external supply  |
| 4   | AUI receive, negative phase              |
| 5   | AUI receive, positive phase              |
| 6   | 10BASE-T link status LED                 |
| 7   | Cable activity (receive) status LED      |
| 8   | AUI transmit, negative phase             |
| 9   | AUI transmit, positive phase             |
| 10  | Power out of PC card to external modules |
| 11  | AUI collision input negative phase       |
| 12  | AUI collision input positive phase       |
| 13  | Ground                                   |
| 14  | 10BASE-T transmit, negative phase        |
| 15  | 10BASE-T transmit, positive phase        |

Table 3-7: Ethernet with AUI and 10 Base 2

| Pin | Signal Description                       |
|-----|------------------------------------------|
| 1   | Not connected                            |
| 2   | Not connected                            |
| 3   | Power into PC card from external supply  |
| 4   | AUI receive, negative phase              |
| 5   | AUI receive, positive phase              |
| 6   | Transmit status LED                      |
| 7   | Cable activity (receive) status LED      |
| 8   | AUI transmit, negative phase             |
| 9   | AUI transmit, positive phase             |
| 10  | Power out of PC card to external modules |
| 11  | AUI collision input negative phase       |
| 12  | AUI collision input positive phase       |
| 13  | Ground                                   |
| 14  | 10BASE-2 coax shield                     |
| 15  | 10BASE-2 coax center conductor           |

Table 3-8: Token Ring UTP and STP

| Pin | Signal Description                       |
|-----|------------------------------------------|
| 1   | UTP transmit, negative phase             |
| 2   | UTP transmit, positive phase             |
| 3   | Power into PC card from external supply  |
| 4   | STP receive, negative phase              |
| 5   | STP receive, positive phase              |
| 6   | Transmit status LED                      |
| 7   | Receive status LED                       |
| 8   | Not connected                            |
| 9   | Not connected                            |
| 10  | Power out of PC card to external modules |
| 11  | UTP receive, negative phase              |
| 12  | UTP receive, positive phase              |
| 13  | Ground                                   |
| 14  | STP transmit, negative phase             |
| 15  | STP transmit, positive phase             |

### Table 3-9: ARCNET with UTP and Coax

| Pin | Signal Description                       |
|-----|------------------------------------------|
| 1   | Not connected                            |
| 2   | Not connected                            |
| 3   | Power into PC card from external supply  |
| 4   | Not connected                            |
| 5   | Not connected                            |
| 6   | Transmit status LED                      |
| 7   | Cable activity (receive) status LED      |
| 8   | UTP negative phase                       |
| 9   | UTP positive phase                       |
| 10  | Power out of PC card to external modules |
| 11  | Not connected                            |
| 12  | Not connected                            |
| 13  | Ground                                   |
| 14  | Coax shield                              |
| 15  | Coax center conductor                    |

Table 3-10: ATM

| Pin | Signal Description                       |
|-----|------------------------------------------|
| 1   | UTP transmit, negative phase             |
| 2   | UTP transmit, positive phase             |
| 3   | Power into PC card from external supply  |
| 4   | External transmit, negative phase        |
| 5   | External transmit, positive phase        |
| 6   | link status LED                          |
| 7   | Cable activity (receive) status LED      |
| 8   | External receive, negative phase         |
| 9   | External receive, positive phase         |
| 10  | Power out of PC card to external modules |
| 11  | External Signal Detect, negative phase   |
| 12  | External Signal Detect, positive phase   |
| 13  | Ground                                   |
| 14  | UTP receive, negative phase              |
| 15  | UTP receive, positive phase              |

#### 3.1.4.2 Common Mode Note

There is an issue which must be considered regarding pins 11, 12. It is physically possible via a standard swap cable to connect these, accidentally, to a Token Ring MAU. The IEEE 802 specification indicates that such a cable connection must be able to sustain high common mode voltages without damage. Solutions to this problem are implementation specific. One solution is to provide an isolated receiver as is in 802.3 ethernet coax transceivers. Since this is only a receiver, the power requirements are very low and implementations should be low cost.

#### 3.1.4.3 Cable Assembly Notes

The PC Card LAN pinout assignments specified in this document allow for several levels of functionality in cable assemblies. For example, the cable assembly shown in the following table would connect any Pinout Configuration 1 PC card to an Ethernet 10BASE-T concentrator *or* any Pinout Configuration 3 PC Card to a Token Ring MAU.

| PC Card Connector Pin |         | RJ45 Connector Pin |  |
|-----------------------|---------|--------------------|--|
| 1                     | Twisted | 3                  |  |
| 2                     | Pair    | 6                  |  |
| 11                    | Twisted | 4                  |  |
| 12                    | Pair    | 5                  |  |
| 14                    | Twisted | 1                  |  |
| 15                    | Pair    | 2                  |  |

#### PHYSICAL GUIDELINES

Adding LEDs to the external box or molding which houses the RJ45 connector and utilizing PC Card connector pins 6, 7 and 13 according to the following table adds additional value to the cable assembly.

| PC Card Connector Pin |                  | External Module               |
|-----------------------|------------------|-------------------------------|
| 6                     | Single Conductor | Link/Transmit LED             |
| 7                     | Single Conductor | Receive LED                   |
| 13                    | Single Conductor | Ground Returns From Both LEDs |

Utilizing PC Card pins 3, 10 and 13 adds value to the cable assembly by allowing for power from the PC Card to an external module (for example, to power an Ethernet AUI to 10BASE-2 transceiver) and/or power from an external power source into the PC Card (for example, to power the PC Card in a low power palmtop PC). Connections for this are shown in the following table.

| PC CARD CONNECTOR PIN |                  | EXTERNAL MODULE             |
|-----------------------|------------------|-----------------------------|
| 3                     | Single Conductor | External Module Power Input |
| 10                    | Single Conductor | External Power Source       |
| 13                    | Single Conductor | Ground                      |

# 3.2 Modem I/O Unshielded Connector for Open Systems

#### 3.2.1 Introduction

#### 3.2.1.1 Purpose

This document describes connectors suitable for use as external input/output interface from PC Cards used for Modem, FAX, voice and audio applications in accordance with applicable PC Card standards. Applicable cards are those which adhere to the *Open Standard for I/O Interconnection*. Applications and testing are based upon "harsh environments."

#### 3.2.1.2 Scope

#### 3.2.1.2.1 Modem/FAX Cards

The intent of this document is to provide sufficient information for Modem/FAX, I/O Card Developers to design such devices for use with external media access devices by using common connectors and interface. This document describes connectors suitable for use with Type II and Type III Modem/FAX PC Cards incorporating internal DAAs. Also supported are Modem/FAX PC Cards incorporating audio features which interface to external audio devices having speaker and microphone capabilities. It is intended to allow such Modem/FAX PC Cards to use cables involving connectors described herein, interchangeably without concern for physical or electrical damage, when properly applied. PC Card Standard specified Signal-Contact interconnection assignments shall be according to Section 3.2.7 herein.

#### 3.2.1.2.2 Connectors

This document is intended to provide sufficient information of applicable mechanical and interface parameters involved with the use and selection of the connectors described herein. This specification covers only information that is applicable to the mating interface and is not intended to be a complete product specification.

#### 3.2.2 Overview

The potential proliferation of modems and specialized communications cards, all based upon the **PC Card Standard**, has lead to a need for standardization on connectors for direct connection between the PC Card and various media.

In order to assure that any I/O Card could have any access devices connected without harm, the Open Connector concept allows for the definition of interface signal levels and mechanical parameters to assure that different PC Card form factors are not subject to damage when properly terminated with the connectors herein.

It is accepted that vendors may wish to have different interconnection schemes that would function properly only when interconnect components of their specific choice are used. These are termed "closed systems." Interchangeability with respect to cabling and the mechanical I/O interface of the modem cards (per this specification) is not expected nor desired. Vendors using such "closed systems" are instructed to not use the connectors described in this specification so that potentially destructive interface problems will be prevented.

Since PC Cards used for Modem applications may be used in non-office environments as part of mobile operating systems, testing herein is based upon standards for "harsh environments" as defined by the *PC Card Standard*.

This specification gives several options to designers and users of PC Card modems. The "minimum interface" presents a standardization of a 4 position connector for applications wherein only one type of simple interface is desired. The "maximum interface" connector provides a split-insert, in two sections, with 4 and 3 contacts respectively. This maximum interface connector can receive a cable with a 4 position plug for one type of interface, or it can receive a separate cable with a 3 position plug for another type of interface. If a more complicated interconnection is required, a third cable having 7-positions may be used. It is expected that all *PC Card Standard* compliant cards for Modem/FAX applications will have either a 4 or 7 position card connector installed at the end of the card opposite that which is inserted into the host's socket.

Due to expected structural constraints of applicable PC Card modems, the connectors defined herein are suitable for all PC Cards except the thinner Type I. Wherever applicable, illustrations and testing discussed in this specification shall incorporate Type II PC Cards.

Current Modem and Modem/FAX Card applications do not require use of shielded cables. Therefore, for economical benefits, connectors described herein are not intended for use with shielded cables or shell-to-case grounds. Connectors for Local Area Network applications may need to be shielded and may be described by other PC Card specifications.

The "open system" compliance presented herein does not guarantee interoperability of independent implementation schemes, nor does it guarantee certifiability to any external (non-PCMCIA/JEITA) criteria such as FCC, UL or the like. However, it does prevent mechanical damage associated with inadvertent interconnection. "Open system interconnection" facilitates uniform interfaces for PC Card Developers by promoting availability of multi-sourced I/O connectors satisfying the *PC Card Standard's* criteria per this specification.

## 3.2.3 Connector Physical

#### 3.2.3.1 Card I/O Connectors

The "minimum interface" 4 position connector is shown in *Figure 3-7: Card I/O Connector, 4 Position* with dimensions per *Table 3-11: Card I/O Connector Dimensions*. The "maximum interface" 7 position connector is shown in *Figure 3-8: Card I/O Connector, 7 Position* with dimensions also per *Table 3-11*.

Card I/O Connector, 4 position per Figure 3-7: Card I/O Connector, 4 Position.

Card I/O Connector, 7 position per Figure 3-8: Card I/O Connector, 7 Position.

Card I/O Connector dimensions per Figure 3-11: Cable Plug Connector, 7 Position.

#### 3.2.3.2 Cable Plug Connectors

#### 3.2.3.2.1 Identification

Cable Plug Connector, 3 position per Figure 3-9: Cable Plug Connector, 3 Position.

Cable Plug Connector, 4 position per Figure 3-10: Cable Plug Connector, 4 Position.

Cable Plug Connector, 7 position per Figure 3-11: Cable Plug Connector, 7 Position.

Cable Plug Connector dimensions per *Table 3-12: Cable I/O Connector Dimensions*.

#### 3.2.3.2.2 Reservations

Use of the 7 position and 3 position cable plugs with the 7 position card I/O receptacle are reserved for future circuit definition(s).

### 3.2.3.2.3 Card I/O Connector



Figure 3-7: Card I/O Connector, 4 Position

Table 3-11: Card I/O Connector Dimensions

| Dimension | 4 Positi<br>Millimet |        | Inches |        | 7 Posit<br>Millime |        | Inches | Inches |  |  |
|-----------|----------------------|--------|--------|--------|--------------------|--------|--------|--------|--|--|
| A1        | 16.4                 | ± 0.2  | .646   | ± .008 | 24                 | ± 0.2  | .945   | ± .008 |  |  |
| A2        | 15.4                 | ± 0.2  | .606   | ± .008 | 23                 | ± 0.2  | .906   | ± .008 |  |  |
| A3        | 12.4                 | +0     | .488   | +0     | 20                 | +0     | .787   | +0     |  |  |
|           |                      | -0.1   |        | 004    |                    | -0.1   |        | 004    |  |  |
| A4        | 3                    | ± 0.15 | .118   | ± .006 | 11                 | ± 0.15 | .433   | ± .006 |  |  |
| A5        | 1                    | ± 0.05 | .039   | ± .002 | 1                  | ± 0.05 | .039   | ± .002 |  |  |
| A6        | (6)                  |        | (.236) |        | (6)                |        | (.236) |        |  |  |
| A7        | 3.7                  | ± 0.2  | .146   | ± .008 | 3.7                | ± 0.2  | .146   | ± .008 |  |  |
| A8        | 2.3                  | ± 0.1  | .090   | ± .004 | 2.3                | ± 0.1  | .090   | ± .004 |  |  |
| A9        | 3.7                  | +0     | .146   | + 0    | 3.7                | + 0    | .146   | + 0    |  |  |
|           |                      | -0.1   |        | 004    |                    | -0.1   |        | 004    |  |  |
| A10       | 3                    | + 0    | .118   | + 0    | 3                  | + 0    | .118   | + 0    |  |  |
|           |                      | -0.1   |        | 004    |                    | -0.1   |        | 004    |  |  |
| A11       | 1.2                  | ± 0.1  | .047   | ± .004 | 1.2                | ± 0.1  | .047   | ± .004 |  |  |
| A12       | 3.45                 | ± 0.1  | .136   | ± .004 | 3.45               | ± 0.1  | .136   | ± .004 |  |  |

Note: Figures in brackets ( ) are "reference."



Figure 3-8: Card I/O Connector, 7 Position

# 3.2.3.2.4 Cable Plug Connector



Figure 3-9: Cable Plug Connector, 3 Position

| Table 3-12: Cable I/O Connector Dimensions | Table 3-12 | Cable I/O | Connector | Dimensions |
|--------------------------------------------|------------|-----------|-----------|------------|
|--------------------------------------------|------------|-----------|-----------|------------|

| Dimension |      |        |      | 4 Posit<br>Millime |       | Inches |      | 7 Position Millimeters Inches |       |        |      |        |  |
|-----------|------|--------|------|--------------------|-------|--------|------|-------------------------------|-------|--------|------|--------|--|
| B1        | 15.0 | ± 0.3  | .590 | ± .012             | 15.0  | ± 0.3  | .590 | ± .012                        | 24.5  | ± 0.3  | .590 | ± .012 |  |
| B2        | 1.0  | ± 0.1  | .039 | ± .004             | 1.0   | ± 0.1  | .039 | ± .004                        | 1.0   | ± 0.1  | .039 | ±.004  |  |
| В3        | 2.00 | ± 0.15 | .079 | ± .006             | 3.00  | ± 0.15 | .118 | ± .006                        | 11.00 | ± 0.15 | .433 | ±.006  |  |
| B4        | 5.00 | +0     | .197 | +0                 | 5.00  | + 0    | .197 | + 0                           | 5.00  | + 0    | .197 | + 0    |  |
|           |      | -0.25  |      | 010                |       | -0.25  |      | 010                           |       | -0.25  |      | 010    |  |
| B5        | 9.80 | ± 0.15 | .386 | ± .006             | 10.80 | ± 0.15 | .425 | ± .006                        | 18.4  | ±      | .724 | ±.006  |  |
| B6        | 4.8  | ± 0.1  | .189 | ± .004             | 4.8   | ± 0.1  | .189 | ± .004                        | 4.8   | ± 0.1  | .189 | ± .004 |  |
| В7        | 2.40 | ± 0.05 | .094 | ± .002             | 2.40  | ± 0.05 | .094 | ± .002                        | 2.4   | ±      | .094 | ±.002  |  |
| B8        | 1.20 | ± 0.05 | .047 | ± .002             | 1.20  | ± 0.05 | .047 | ± .002                        | 1.20  | ± 0.05 | .047 | ±.002  |  |
| В9        | 2.7  | ± 0.1  | .106 | ± .004             | 2.7   | ± 0.1  | .106 | ± .004                        | 2.7   | ± 0.1  | .106 | ± .004 |  |



Figure 3-10: Cable Plug Connector, 4 Position



Figure 3-11: Cable Plug Connector, 7 Position

#### 3.2.3.3 Materials and Finishes

#### 3.2.3.3.1 Insulators

Materials shall be suitable for the purposes intended including the following:

Material: Shall be UL approved.

Flammability: Per UL94V-0.

PWB termination: Card Connectors shall be suitable for Surface Mounting, including (but not limited to) IR at 250 C for 10 seconds, without damage.

#### 3.2.3.3.2 Contacts

#### 3.2.3.3.2.1 Materials

Shall be suitable for the purposes intended.

#### 3.2.3.3.2.2 Plating and Finish

Contact plating in engaging areas shall be nickel-palladium alloy with gold flash overplate, with suitable underplate. Plating of terminals on the card connectors shall be suitable for reflow mounting. Wire termination portions of the cable plugs shall be suitably plated using materials that are compatible with plating materials elsewhere on the contact. If lubrication is applied, it shall be per EIA CB14; lubricated contacts are required to pass the same test requirement as non-lubricated contacts.

#### 3.2.3.4 Polarization

Alternate polarizations are not included within this specification. Connector versions similar to those per this specification that differ only by schemes of alternate polarization of keying are deemed to be in non-conformance with this specification. Such connectors are not suitable for the "open system" interface intentions of this specification. This is a different criteria than that applicable to "mis-mating" which is specified herein.

#### 3.2.4 Test and Performance Criteria

#### 3.2.4.1 Test Sequence

Table 3-14 defines Test Sequence. There are 17 Test Groups. Connectors per each Test Group are per the table below.

**Table 3-13: Connectors Per Test Group** 

| Group No:                | 1 through 11 | 12 and 13  | 14 and 15  | 16 and 17  |
|--------------------------|--------------|------------|------------|------------|
| Quantity Pairs           | 6            | 4          | 4          | 4          |
| Size, Card<br>Connector  | 7-position   | 7-position | 7-position | 4-position |
| Size, Cable<br>Connector | 7-position   | 4-position | 3-position | 4-position |

Table 3-14: Test Sequence

|      | Test Item                                | Те | st Gr   | oup                 |         |             |         |         |         |      |    |           |      |               |     |     |         |         |                        |
|------|------------------------------------------|----|---------|---------------------|---------|-------------|---------|---------|---------|------|----|-----------|------|---------------|-----|-----|---------|---------|------------------------|
|      |                                          | 1  | 2       | 3                   | 4       | 5           | 6       | 7       | 8       | 9    | 10 | 11        | 12   | 13            | 14  | 15  | 16      | 1<br>7  | Ref.<br>Para No.       |
| Test | Sequence                                 |    |         |                     |         |             |         |         |         |      |    |           |      |               |     |     |         |         |                        |
| 1    | Insulation Resistance                    |    |         |                     |         | 1<br>,<br>7 | 1       |         |         |      |    |           |      |               |     | 1   | 1       |         | 3.2.4.4.3              |
| 2    | Dielectric<br>Withstanding Voltage       |    |         |                     |         | 2           | 2       |         |         |      |    |           |      |               |     | 2   | 2       |         | 3.2.4.4.2              |
| 3    | Contact Resistance<br>(low level)        |    | 1,<br>5 | 1,<br>4,<br>6,<br>8 | 1,<br>4 | 3<br>,<br>6 | 3,<br>5 | 1,<br>5 | 1,<br>3 | 1, 3 | 1  | 1,3<br>,5 | 1, 3 | 1,<br>3,<br>5 | 1,3 | 3,6 | 3,<br>8 | 1,<br>3 | 3.2.4.4.1              |
| 4    | Contact Forces                           |    | 2       | 2                   |         |             |         | 2       |         |      |    |           |      |               |     | 4   | 4       |         | 3.2.4.3.5              |
| 5    | Contact Insertion/<br>Withdrawal Forces  |    | 3       | 3                   |         |             |         | 3       |         |      |    | 2         |      | 2             | 2   |     | 5       | 4       | 3.2.4.3.3<br>3.2.4.3.4 |
| 6    | Contact Retention Force                  | 1  |         |                     |         |             |         |         |         |      |    |           |      |               |     | 5   |         |         | 3.2.4.3.6              |
| 7    | Durability - Office<br>Environment       |    | 4       |                     |         |             |         |         |         |      |    |           |      | 4             |     |     |         | 2       | 3.2.4.6.1              |
| 8    | Durability - Harsh<br>Environment        |    |         | 5                   |         |             |         |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.6.2              |
| 9    | Vibration                                |    |         |                     | 2       |             |         |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.3.7              |
| 10   | Mechanical Shock                         |    |         |                     | 3       |             |         |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.3.8              |
| 11   | Humidity (Normal Condition)              |    |         | 7                   |         | 4           |         |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.5.5              |
| 12   | Moisture Resistance                      |    |         |                     |         |             | 4       |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.5.2              |
| 13   | Thermal Shock                            |    |         |                     |         | 5           |         |         |         |      |    |           |      |               |     |     |         |         | 3.2.4.5.3              |
| 14   | High Temperature<br>Life                 |    |         |                     |         |             |         | 4       |         |      |    |           |      |               |     |     |         |         | 3.2.4.5.4              |
| 15   | Cable Strain Relief                      |    |         |                     |         |             |         |         |         |      | 4  |           |      |               |     |     |         |         | 0                      |
| 16   | Mixed Flowing Gases                      |    |         |                     |         |             |         |         |         | 2    |    |           |      |               |     |     |         |         | 3.2.4.5.6              |
| 17   | Current Rating (capacity)                |    |         |                     |         |             |         |         |         |      | 2  |           |      |               |     |     |         |         | 3.2.4.4.4              |
| 18   | Inverse Mating                           |    | 6       |                     |         |             |         |         |         |      | 3  |           | 4    |               |     |     | 6       |         | 3.2.4.3.9              |
| 19   | Mechanical Torque/<br>Flex               |    |         |                     |         |             |         |         |         |      |    | 4         | 2    |               |     |     | 7       |         | 3.2.4.3.1<br>0         |
| 20   | High Voltage<br>Common Mode<br>Isolation |    |         |                     |         |             |         |         | 2       |      |    |           |      |               |     |     |         |         | 3.2.4.4.6              |

Note: Each test group is represented by its own vertical column. In each column, the sequence of test(s) to be performed is indicated by the number 1,2,3, and so forth which indicates the order involved.

### 3.2.4.2 Standard Test Conditions

The I/O interconnect system as specified in Section 3.2.3 shall meet or exceed all reliability test requirements of this subsection. Unless otherwise specified, all tests and measurements shall be made at:

| Temperature       | 15 °C to 35 °C |
|-------------------|----------------|
| Air Pressure      | 86 to 106 kPa  |
| Relative humidity | 25% to 85%     |

If conditions must be closely controlled in order to obtain reproducible results, the parameters shall be:

| Temperature       | 23°C ± 1C     |
|-------------------|---------------|
| Air Pressure      | 86 to 106 kPa |
| Relative humidity | 50% ± 2%      |

### 3.2.4.3 Mechanical Performance Criteria Tests

Mechanical performance criteria are as follows, based upon testing per Table 3-14: Test Sequence.

### 3.2.4.3.1 Office Environment

| Standard                                                     | Test                 |
|--------------------------------------------------------------|----------------------|
| Guaranteed number of insertions/extractions = 10,000 minimum | Paragraph 3.2.4.6.1. |

### 3.2.4.3.2 Harsh Environment

| Standard                                                    | Test                    |  |  |  |  |
|-------------------------------------------------------------|-------------------------|--|--|--|--|
| Guaranteed number of insertions/extractions = 5,000 minimum | a. Paragraph 3.2.4.3.2. |  |  |  |  |
|                                                             | b. Paragraph 3.2.4.5.6. |  |  |  |  |

#### 3.2.4.3.3 Total Insertion Force

| Standard                 | Test                            |  |  |  |
|--------------------------|---------------------------------|--|--|--|
| 6.6 lb. (3.0 kg) maximum | Insertion speed: 2.54 cm/minute |  |  |  |

#### 3.2.4.3.4 Total Withdrawal Force

| Standard                                | Test              |  |  |  |  |  |
|-----------------------------------------|-------------------|--|--|--|--|--|
| 0.5 kg minimum 7 position to 7 position | Extraction speed: |  |  |  |  |  |
| 0.3 kg minimum all others               | 2.54 cm/minute    |  |  |  |  |  |

### 3.2.4.3.5 Single Contact Forces

| Standard                                                                                                 | Test                                                                                                        |
|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Using a gauge pin as shown below:                                                                        | Insert and extract gauge pin at a speed of 2.54 cm/minute.                                                  |
| 100 grams maximum insertion force.  0.098N minimum extraction force.  0.50 $\pm$ 0.05  R 2.00 $\pm$ 0.05 | Perform on 2 contacts per each card and cable/plug connector, per test groups. Contacts to be non-adjacent. |
| Tool steel gauge pin (surface finish .406µm max., chamfer all sharp edges).                              |                                                                                                             |

### 3.2.4.3.6 Single Contact Retention Forces

| Standard                                                                                                                      | Test                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Contact shall not be displaced from insulator when a 0.5 kg minimum force is applied to the contact in the axis of retention. | Apply a minimum force of 0.5 kg to the contact in both directions along the axis of retention while holding the insulator rigid |

### 3.2.4.3.7 Vibration

| Standard                                           | Test                                              |
|----------------------------------------------------|---------------------------------------------------|
| a. No mechanical defects shall occur on the parts. | MIL-STD-202F, Method 204D,                        |
| b. No current interruption greater than 100 ns.    | Test condition B (15G peak),<br>10 Hz to 2000 Hz. |
| c. Contact resistance per 3.2.4.4.1                | 10 112 to 2000 112.                               |

### 3.2.4.3.8 Shock

| Standard                                                                                              | Test                                                                                                 |
|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| a. No mechanical damage shall occur on the parts.     b. No current interruption greater than 100 ns. | MIL-STD-202F, Method 213B,<br>Acceleration 50G, Standard<br>holding time 6 msec., Half-sine<br>wave. |

## 3.2.4.3.9 Inverse Mating

| Standard                                                                                                                                  | Test                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Connector shells (polarization) must remain intact and functional to this requirement after durability testing.                           | Connector system must not mate when cable plug                |
| 7 position mated to 7 position @ 6 kg                                                                                                     | connector is mis-mated upside down to card I/O connector, for |
| 3 or 4 position mated to 7 position @ 3 kg                                                                                                | 1 minute. Repeat 5 times.                                     |
| 4 position mated to 4 position @ 3 kg                                                                                                     |                                                               |
| Note: Connectors shall pass if 3 or 4 position shells yield when mated to 7 position, provided that 7 position connector is not affected. |                                                               |

## 3.2.4.3.10 Connector Plug Torque and Flex

| : I/O<br>n 50mm of                                             |
|----------------------------------------------------------------|
| table at<br>cabled<br>, hold at<br>s. Repeat<br>wise<br>mes in |
| Latch ) to the nector. wards, left, es each. 4                 |
| Latch ) to the nector. wards, left,                            |
| ds each.                                                       |
| n all 4                                                        |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |
|                                                                |

## **3.2.4.3.11 Strain Relief**

| Standard                                                                                                                                                                                                                                           | Test                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| The strain relief shall be capable of retaining the attached cable with no separation or damage to conductor(s), shielding (if applicable), or insulation. Connector shall be terminated with strain relief in manner used for standard production | Clamp connector housing.  Apply force to cable outward from connector housing.  Force shall be 6.4 kg for 5 minutes. |

### 3.2.4.4 Electrical Performance Criteria

Electrical criteria, for testing per Table 3-14: Test Sequence, are as follows:

### 3.2.4.4.1 Contact Resistance (low level)

| Standard                                                                   | Test                                                                                                                                        |
|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| a. Initial40 mΩ maximum.                                                   | MIL-STD-1344A, Method<br>3002.1, Open voltage 20 mV.                                                                                        |
| b. After Test20 m $\Omega$ maximum change.                                 | Test current: 1 mA.                                                                                                                         |
| c. Contact resistance increase shall not exceed 20 $\text{m}\Omega$ total. | a. Measure and record the initial resistance (R <sub>1</sub> ) of the                                                                       |
|                                                                            | connector system (from attachment of male connector to the PCB, to the wire of the cable plug connector).                                   |
|                                                                            | $R_1 \leq 40 \text{ m}\Omega$                                                                                                               |
|                                                                            | b. Measure and record resistance (R <sub>f</sub> ) of the connector system after test of the connector system. Resistance value after test: |
|                                                                            | $R_f \le 45 \pm 20 \text{ m}\Omega$                                                                                                         |

## 3.2.4.4.2 Dielectric Withstanding Voltage

| Standard                                                                                        | Test                                                |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| a. No shorting, breakdown, flash-over or other damage when 500 Vrms ac is applied for 1 minute. | MIL-STD-202F, Method 301, measured between adjacent |
| b. Current leakage 1mA maximum.                                                                 | contacts.                                           |

### 3.2.4.4.3 Insulation Resistance

| Standard                             | Test                                             |
|--------------------------------------|--------------------------------------------------|
| a. Initial1,000 M $\Omega$ minimum.  | MIL-STD-202F, Method 302,                        |
| b. After test100 M $\Omega$ minimum. | measured within 1 minute after applying 250 Vdc. |

### 3.2.4.4.4 Current Capacity

| Standard           | Test                                                         |
|--------------------|--------------------------------------------------------------|
| 0.5 A per contact. | 30°C maximum Temperature rise over ambient at rated current. |

### 3.2.4.4.5 Insulation Material

| Standard                                  |  |
|-------------------------------------------|--|
| UL94V-O rated material in thickness used. |  |

### 3.2.4.4.6 High Voltage Common Mode Isolation

| Standard                                               | Test                                                                                |
|--------------------------------------------------------|-------------------------------------------------------------------------------------|
| No arcing, 10 mA AC rms maximum current to 3750 V rms. | IEC 950, Section 5.3.2. except test to 4125 V rms, minimum. (sea level conditions). |

### 3.2.4.5 Environmental Performance Criteria

#### 3.2.4.5.1 Environmental Conditions

| Operating Temperature Range | -20 <sup>o</sup> C to +60 <sup>o</sup> C |
|-----------------------------|------------------------------------------|
| Storage Temperature Range   | -20 <sup>o</sup> C to +70 <sup>o</sup> C |
| Relative Humidity           | 95% maximum<br>(non-condensing)          |

#### 3.2.4.5.2 Moisture Resistance

| Standard                                                         | Test                                                                                                         |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Contact Resistance: 3.2.4.4.1. Insulation Resistance: 3.2.4.4.3. | MIL-STD-202F, Method 106E (excluding vibration); 10 cycles (1 cycle = 24 hours) with connector system mated. |

#### 3.2.4.5.3 Thermal Shock

| Standard                                                                                                        | Test                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| No physical damage shall occur during testing. Contact resistance: 3.2.4.4.1. Insulation resistance: 3.2.4.4.3. | MIL-STD-202F, Method 107G,<br>Test condition A,<br>-55°C to +85°C, 5 cycles (1<br>cycle = 1 hour) with connector<br>mated. |

### 3.2.4.5.4 Durability (High Temperature)

| Standard                       | Test                                                                                                               |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Contact resistance: 3.2.4.4.1. | MIL-STD-202F, Method 108A,<br>Test condition B, +85 <sup>O</sup> C, 250<br>hours minimum, with connector<br>mated. |

### 3.2.4.5.5 Humidity (Normal Condition)

| Standard                          | Test                                                           |
|-----------------------------------|----------------------------------------------------------------|
| Contact resistance: 3.2.4.4.1.    | MIL-STD-202F, Method 103B,                                     |
| Insulation resistance: 3.2.4.4.3. | Test condition B, +40°C, 90% to 95 % RH, with connector mated. |

### 3.2.4.5.6 Mixed Flowing Gas

| Standard                                                                                                                                                               | Test                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a. No visible corrosion under 3X magnification. b. Low level contact resistance per 3.2.4.4.1. except maximum increase to be 20 m $\Omega$ above initial measurements. | EIA-364-65 (TP-65), Class II<br>environment for 48 hours after<br>stabilization. Performed with<br>50% of test group connectors<br>mated; rest unmated.<br>Measurements made on 100%<br>of contacts (all connectors per<br>group). |

## 3.2.4.6 Durability Mating Requirements

The I/O interconnect system as specified in Section 3.2.3 shall meet or exceed all durability requirements of the subsection.

Test conditions for the mate/unmate cycles are:

| Cycle rate 400-600 cycles per hou |                |
|-----------------------------------|----------------|
| Temperature                       | 15 °C to 35 °C |
| Air Pressure                      | 86 to 106 kPa  |
| Relative Humidity (RH)            | 25% to 85%     |

#### 3.2.4.6.1 Office Environment

The office environment as defined in EIA-364 B as Class 1.1, year round air conditioning (nonfiltered) with humidity control.

**Test Sequence:** 

| Contact resistance per 3.2.4.4.1.                           |
|-------------------------------------------------------------|
| Mate and unmate the connector for a total of 10,000 cycles. |
| Contact resistance per 3.2.4.4.1.                           |

#### 3.2.4.6.2 Harsh Environment

The harsh environment as defined in EIA-364B as Class 1.3, is no air conditioning, no humidity control with normal heating and ventilation, plus consideration for industrial environment conditions.

### **Test Sequence:**

| Contact resistance per 3.2.4.4.1.                                                       |  |  |  |
|-----------------------------------------------------------------------------------------|--|--|--|
| Mate and unmate the connector for a total of 1,000 cycles.  Total cycles = 1,000 cycles |  |  |  |
| Humidity per 3.2.4.5.5                                                                  |  |  |  |
| Contact resistance per 3.2.4.4.1.                                                       |  |  |  |
| Mate and unmate the connector for a total of 1,000 cycles.  Total cycles = 2,000 cycles |  |  |  |
| Humidity per 3.2.4.5.5.                                                                 |  |  |  |
| Contact resistance per 3.2.4.4.1.                                                       |  |  |  |
| Mate and unmate the connector for a total of 3,000 cycles.  Total cycles = 5,000 cycles |  |  |  |
| Humidity per 3.2.4.5.5.                                                                 |  |  |  |
| Contact resistance per 3.2.4.4.1.                                                       |  |  |  |

### Separate Test Sequence:

| Contact resistance per 3.2.4.4.1. |
|-----------------------------------|
| Mixed Flowing Gas per 3.2.4.5.6.  |
| Contact resistance per 3.2.4.4.1. |

## 3.2.5 Contact Position Assignment

Contact position assignments shall conform to paragraph 3.2.5.1. Card Jack and Plug connectors shall be marked to identify contact locations as follows: for 7 position PC Cards: 1, 4, 5 and 7; 4 position PC Cards: 1 and 4: 3 position PC Cards (plug only): 5 and 7. Refer to Section 3.2.7 for application specific Signal-Contact interconnection assignments.

#### 3.2.5.1 Contact Position Marking

Contact position shall be clearly marked as to be visible to the user.

#### 3.2.5.2 Cable Interconnections

Four basic cable types may be configured based upon the three plug connector types. All physical wiring interconnections are to be point-to-point. In all cases, the "contact position assignments" shall be per the applicable "basic cables" shown below. Information regarding application parameters are included in Section 3.2.7.1. Cable types shall be as defined in the following table.

Table 3-15: Cable Type, Point-to-Point Wiring Physical Definition

| Cable Type     | Receptacle (Card side) | Plug (Cable side) |
|----------------|------------------------|-------------------|
| TYPE A         | 1                      | 1                 |
| 7 pos. plug to | 2                      | 2                 |
| 7 pos. card    | 3                      | 3                 |
|                | 4                      | 4                 |
|                | 5                      | 5                 |
|                | 6                      | 6                 |
|                | 7                      | 7                 |
| TYPE B         | 1                      | 1                 |
| 4 pos. plug to | 2                      | 2                 |
| 7 pos. card    | 3                      | 3                 |
|                | 4                      | 4                 |
|                | 5                      | NC                |
|                | 6                      | NC                |
|                | 7                      | NC                |
| TYPE B.2       | 1                      | 1                 |
| 4 pos. plug to | 2                      | 2                 |
| 4 pos. card    | 3                      | 3                 |
|                | 4                      | 4                 |
| TYPE C         | 1                      | NC                |
| 3 pos. plug to | 2                      | NC                |
| 7 pos. card    | 3                      | NC                |
|                | 4                      | NC                |
|                | 5                      | 5                 |
|                | 6                      | 6                 |
|                | 7                      | 7                 |

Note: "NC" indicates "No Connection."

## 3.2.6 Intermatability

Intermateability between manufacturers shall be confirmed by the use of 50% of connectors from other manufacturer(s) during testing of Group 2, 5, 7, 8, 10, 14, and 16. This shall involve both card and cable connectors from all manufacturers. This may be done as part of the manufacturer's standard qualification tests.

#### 3.2.6.1 Intermateability Assurance

It shall be the responsibility of each manufacturer to confirm intermateability. By reference to this document, PCMCIA is presenting an "open-system" interface to permit interchangeability of components between suppliers. Due to the options that may be exercised by various manufacturers, PCMCIA does not define this interface beyond the limited criteria set forth by this document.

## 3.2.7 PC Card Modem 4 Pin I/O for PSTN Connectivity

This recommendation defines the pinout of a 4 pin I/O connector for use in PC Card modems equipped with internal DAAs and connecting directly to the Public Switched Telephone Network (PSTN) and which are intended for approval in the United States and Canada. It assumes the use of the 4 pin I/O connector defined in Section 3.2.3 of this Standard. PC Card Modems equipped with this connector require only a cable to attach to the customer premise modular RJ11 Telephone Jack. It defines the use of a four position connector on the PC Card modem and a Telco cable which connects pins 2 and 3 of the 4 pin mating plug to pins 3 and 4 of a modular RJ11 plug. Simultaneous connection of the modem to the teleco and to a local handset can be accomplished by providing a cable assembly which connects pins 2 and 3 of a 4 pin mating plug to pins 3 and 4 of a modular RJ11 plug and connects pins 1 and 4 of the same 4 pin mating plug to pins 3 and 4 of a second modular RJ11 plug. By following this recommendation, it is possible to create unique standard cable assemblies that provide one or both of the functions listed above.

### 3.2.7.1 Pinout Configuration for 4 Pin PC Card Modem I/O Connector

The pinout defined for Modem connector is shown in the table below.

| Pin | Signal | 1/0    | Function                                                      | +/-      |
|-----|--------|--------|---------------------------------------------------------------|----------|
| 1   | Tip 1  | Analog | The tip signal to the teleset                                 | Balanced |
| 2   | Т      | Analog | The tip signal normally connecting to pin 3 of the RJ11 Plug  | Balanced |
| 3   | R      | Analog | The ring signal normally connecting to pin 4 of the RJ11 Plug | Balanced |
| 4   | Ring 1 | Analog | The ring signal to the teleset                                | Balanced |

Table 3-16: 4 Pin PC Card Modem I/O Connector Pinouts

#### 3.2.8 PC Card Modem 7 Pin I/O with Audio Interface

This recommendation defines the pinout of a 7 pin I/O connector for use in PC Card modems (as defined in Section 3.7 of this Standard) and includes the definition of an interface appropriate for use with an audio device. It assumes the use of the 7 pin I/O connector defined in Section 3.3 of this Standard. PC Card Modems equipped with this connector require only a cable to attach to the customer premise modular RJ11 Telephone Jack for PSTN connectivity in the manner defined in Section 3.7 as applied to the 4 pin section of the 7 pin connector. The 3 pin section of the connector is defined for use with commonly available audio headsets, but could just as well be interfaced to a non-headset style appliance duplicating the expected audio input and output functions.

This audio interface is defined to support modem-based voice and business audio applications including hands-free phone, telephone answering machine (TAM), simultaneous or alternating voice/data (SAVD), voice annotation, and presentation audio applications. Although this interface is intended primarily for audio headset applications, it is also applicable as an interface to an externally powered speaker/mic accessory and thus also useable for group applications including speakerphone and business presentations.

#### 3.2.8.1 Pinout Configuration for 7 Pin PC Card Modem I/O Connector

The pinout defined for Modem with Audio connector is shown in the table below. This pinout supports having an audio interface in addition to the modem's PSTN interface. Regarding the audio interface portion of the pinout, refer to Section *3.2.8.2 Electrical Characteristics for the Audio Interface* for a definition of the electrical characteristics.

Table 3-17: 7 Pin PC Card Modem I/O Connector Pinouts

| Pin | Signal    | 1/0    | Function                                                      | +/-      |
|-----|-----------|--------|---------------------------------------------------------------|----------|
| 1   | Tip 1     | Analog | The tip signal to the teleset                                 | Balanced |
| 2   | Т         | Analog | The tip signal normally connecting to pin 3 of the RJ11 Plug  | Balanced |
| 3   | R         | Analog | The ring signal normally connecting to pin 4 of the RJ11 Plug | Balanced |
| 4   | Ring 1    | Analog | The ring signal to the teleset                                | Balanced |
| 5   | Audio Out | Analog | The audio signal to be sent to a speaker                      | +        |
| 6   | Return    | Analog | Return path for both audio in and out signals                 | Ground   |
| 7   | Audio In  | Analog | The audio signal to be supplied by a microphone               | +        |

#### 3.2.8.2 Electrical Characteristics for the Audio Interface

The following electrical characteristics are defined for each of the audio signals.

Audio Output (speaker): Series Resistance = 10 ohms (minimum, for current limiting);

capable of driving up to 1.0 volt peak-to-peak into a speaker load

of 100 ohms.

Audio Input (microphone): The microphone is anticipated to be electret, therefore the audio

input will require a bias circuit, an example of which is shown in *Figure 3-12: Microphone Input with Bias Supply*. The microphone input should be capable of accepting voltage peak-to-peak inputs ranging from 10 mv to 1000 mv. The recommended minimum input frequency range of the preamp is 300 Hz to 3 kHz. To reduce noise, it is strongly recommended that the bias voltage be

decoupled as shown in the example figure.

As microphone input levels will vary with different headsets, it is recommended that the preamp section for the microphone input have a method for adjusting the gain to optimize sound levels over

the voltage peak-to-peak range indicated above.

Audio Return: Tied directly to the PC Card's signal ground.



Figure 3-12: Microphone Input with Bias Supply

### 3.3 Guideline for Maximum Dimensions for I/O Connectors

## 3.3.1 Background

Although many kinds of I/O connectors are available on the market, there are no limitations on I/O connector dimensions, making PC Card slot designs difficult. This guideline describes the recommendation for Maximum dimensions for an I/O connector. Taking into consideration the maximum dimensions for an I/O connector helps the design of both PC Card Slot bezels and new I/O connectors.

#### 3.3.2 Guideline

The following dimensions, A to E for I/O connector are shown in *Figure 3-13: Maximum Dimensions for I/O Connector* below.

Note: This Guideline takes into consideration single PC Card Slots only. For

multiple PC Card Slots, you need to consider appropriate numbers for B1,

B2, C and D.

A: PC Card I/O connector length within PC system enclosure area.

B1, B2: PC Card I/O connector height in enclosure area referenced to centerline of

PC Card.

C, D: PC Card I/O connector cabled plug height external to system enclosure

area referenced to centerline of PC Card.

E: Width of PC Card I/O connector within system enclosure area A.



Figure 3-13: Maximum Dimensions for I/O Connector

Note: This figure defines single slot only.

### 3.4 Extended PC Card Guideline

## 3.4.1 Summary

The Type I and II Extended PC Card outlines are identical to the Type I and II PC Card outlines except for the extended portion. The extended portion extends 10 mm past the standard PC Card length of 85.6 mm before the height may be increased in the bubble area. It should be noted that in the extended bubble portion the thickness from the centerline of the connector to the bottom of the PC Card is the same thickness for the entire length. The centerline of the connector to the top of the bubble is 8.0 mm recommended. This will allow a thicker bubble.

## 3.4.2 Background

The Type I and II Extended PC Card outlines were primarily specified so that designers and manufacturers of I/O PC Cards may encase their electrical and magnetic isolation devices within the shielded PC Card enclosure. It was noted during the discussion before passage of the Type I and II Extended PC Card Outline that some connectors (RJ-11 and RJ-45) will not fit within the recommended thickness. Therefore, PCMCIA's Card Physical Committee specified the thickness such that the centerline of the connector to the bottom of the PC Card is 2.5 mm max. The height from the socket centerline to the tip of the bubble is 8.0 mm recommended. This recommended height will allow the designer to increase the total thickness of the bubble in order to accommodate the RJ-11 and RJ-45 connectors.

#### 3.4.3 Guideline

The following figures define the recommended outline for Type I or Type II Extended PC Cards.



Figure 3-14: Type I Extended PC Card Package Dimensions



Figure 3-15: Type I Extended (3-D)



Figure 3-16: Type II Extended PC Card Package Dimensions



Figure 3-17: Type II Extended (3-D)

# 3.5 Extended PC Card Guidance for SmartCard Adapters

## 3.5.1 Summary

The Extended PC Card Guidance Guideline addresses the specific need for an extended entry width for PC Card rails as far as they can provide a specific guidance for PC Card Smart Card Adapters. PC Card rail dimensions are recommended to support extra dimensions required for the entry width as defined in *Figure 3-18: Extended PC Card Guide Guidance for Smart Cards*. The dimensions cover a minimum tolerance associated with the guidance of Smart Cards and the specific dimensions resulting therefrom for the appropriate PC Card Smart Card Adapter.

# 3.5.2 Background

PC Card Smart Card Adapters are built according to the form factor of a standard PC Card. There is a variety of adapter solutions possible without requiring the dimensions set out in this guideline. This is valid as long as such adapters have no requirement for grounding clips mounted. This recommendation however addresses in specific the dimensions for adapter solutions including grounding clips while taking care of the dimension and the location defined in the Standard.

Smart Cards have the same width as PC Cards. A PC Card Adapter, which allows for the insertion of a Smart Card at a certain length into the adapter, either requires the case to be laterally open at the length of the inserted Smart Card or if the case is laterally closed will require thin metal shields on both sides of the Smart Card.

Therefore this guideline defines the width and the maximum of the length at which an extended guidance for the Smart Card shall be allowed. The inner guidance, towards the connector side, is already defined by the Standard and remains unchanged, whereas the herein defined dimensions represent amendments. They reflect as well the constraints given by the dimensions of card sockets and rails already supplied to the field.

#### 3.5.3 Guideline

The following *Figure 3-18: Extended PC Card Guide Guidance for Smart Cards* provides the recommended dimensions for **W3** and **G2**. The figure relates to the figure "*Full-size PC Card Guide Guidance*" found in the *Physical Specification*.



| G1 MIN | G2 +10/-0 | G3 ± 0.30 | P MAX | W1 ± 0.08 | W2 ± 1.4 | W3 +1.4/-1.25 |
|--------|-----------|-----------|-------|-----------|----------|---------------|
| 10.0   | 40.0      | 9.70      | 5.10  | 54.20     | 55.6     | 55.6          |

THE PC CARD SHOULD BE GUIDED FOR A MINIMUM DISTANCE OF

THE CONNECTOR SHALL GUIDE THE PC CARD FOR A MINIMUM DISTANCE OF 5.0 mm BEFORE ENGAGEMENT

THE CONNECTOR POLARIZATION KEYS ARE DEFINED IN Figure 11-15:
Full-size PC Card Pin Connector IN THE PHYSICAL SPECIFICATION

THE GUIDANCE BEYOND G2 REQUIRES A MINIMUM WIDTH OF 54.35MM FOR PC CARD SMART CARD ADAPTERS

Figure 3-18: Extended PC Card Guide Guidance for Smart Cards

# 4. SOFTWARE GUIDELINES

# 4.1 Enabler Capabilities and Behavior

# 4.1.1 Summary

This guideline recommends the capabilities that all enablers should provide and proscribes certain behavior. Following this guideline minimizes colliding accesses between the enabler and other clients and between independent enablers thus guaranteeing a minimum level of functionality to users.

## 4.1.2 Background

The purpose of an enabler is to allow a single piece of software to configure and unconfigure a PC Card to prevent the redundancy of every PC Card requiring separate and unique configuration software.

Enablers recognize PC Cards in one of two ways. First, they may recognize a card specifically from information in the Card Information Structure (CIS) that is unique to that card. For example, some enablers use combinations of the manufacturer string and product string from the VERS\_1 tuple and the Manufacturer ID and Function ID tuples. Second, enablers may recognize a PC Card solely from its Function ID tuple. For most Data/FAX modems, a Function ID that indicates the PC Card has a serial interface causes the card to be configured as the next available COM port.

Once a card is configured, it may be used by software that is or is not aware that the functionality is located on a PC Card. If the software is PC Card-aware, it may piggy-back on the efforts of the enabler and use the card's functionality until the card is removed and the enabler releases the system resources allocated to the card.

If the software is not PC Card-aware, it must locate the card's resources where the enabler mapped them into the host system's address space. For most cards this means assuming the PC Card is placed at the same locations typically used by standard ISA peripherals that perform the same functions.

Some cards offer functionality that use configuration files to describe where they are located in system memory. As an example, network adapters have a NET.CFG or PROTOCOL.INI file describing the IRQ level, I/O address range and memory range used to access the adapter. In this case, the enabler must place the PC Card's resources as indicated in the configuration file.

An enabler which follows this guideline should be able to properly configure any card which follows the CIS requirements for its card type and contains logically correct and consistent information within the tuples.

Note that although an Enabler API is not prohibited, such an API is not described by this guideline.

#### 4.1.3 Guideline

It is strongly recommended that PC Card system software implementations provide an enabler. If such an enabler is present in a system, it should be tested as part of that system's integration test.

Enablers developed for the PC Card environment should obey the following guidelines:

#### **SOFTWARE GUIDELINES**

- 1. Enablers should support 16-bit PC Cards as well as CardBus PC Cards. The use of a single enabler reduces usage of system resources and simplifies software interactions. This goal cannot be achieved without building support for both types of cards in the enabler. If it is necessary for there to be more than one enabler resident in the system in order for the system to support both types of cards, then rule #3 should be observed.
- 2. Enablers should be able to configure cards which meet the CIS requirements outlined in the *Metaformat Specification*. This ensures that cards designed to the minimum requirements can be configured by all enablers designed to support that class of card.
- 3. Enablers should not interfere with the registration and configuration of Card Services clients which do not use the enabler. It is recommended that enablers honor exclusive requests for a function. Therefore, there should be a mechanism for *not* generically enabling a card even though it could be enabled. Enablers should allow users to designate which cards or which class of cards it will not configure.
- 4. Enablers should never cause any client to lose resources unwillingly because resource changes cannot be handled gracefully (i.e., transparent to the user) without the involvement of the client.
- 5. If the system allows the user to query, then enablers should be able to inform users about resource and logical device configuration. This provides the ability to notify the user of card configuration status.
- 6. All system software must be aware of its impact on the system resources. For example, in an x86 type of system, enablers should make as much use as possible of memory above 1 MByte (high and/or extended memory) to minimize the impact on the first 640 KBytes of system memory (low memory).
- 7. Card Services is the owner of all PC Card resource management for clients including the enabler. If an enabler uses a private API for assigning resources, it should inform Card Services of the outcome of the arbitration.
- 8. Enablers which don't enable certain classes of cards must not configure or modify the configuration of that class of cards. For example, an enabler which only manages memory cards must not configure or modify the configuration of I/O cards.
- 9. In CardBus PC Cards, memory windows are a fixed size so no standard means exists to reassign windows. Enablers which also act as 16-bit PC Card memory clients must be able to reassign, reuse, and resize the same host memory space to accommodate additional memory cards so that each memory client can use (allocate and deallocate) the same memory address space. For performance reasons, memory cards will want as much space as is available. However, the appearance of new clients causes a need to dynamically resize these windows.

# 4.2 Card-Application Interaction

# 4.2.1 Summary

This guideline minimally outlines how PC Card-aware and PC Card-unaware applications should interact with a PC Card.

# 4.2.2 Background

The following terms are used in this Guideline:

Application Function Test are the tests that an application tester would normally use

to confirm that an application basically works as designed. They are not comprehensive tests and do not necessarily

address boundary and error conditions.

Enabler is also referred to as a "generic enabler." This is a Card

Services client which is capable of configuring a variety of cards. It may or may not have other capabilities such as

the following:

• providing an alternate API to Card Services

providing the user information about the installed

cards

This type of enabler is not custom designed for configuring specific cards, but, using the CIS and the Card

Services interface, it can configure many different cards,

or classes/types of cards.

PC Card-Aware Application is an application which has been modified to take into

account the PC Card bus's more dynamic environment. This would include having either the application or a driver the application uses becoming a Card Services

client.

PC Card-Unaware Application is an application which has not been modified as above.

In any given PC Card system, there can be both PC Card-aware and PC Card-unaware applications. Both of these types of applications may wish to access the PC Card, and could react very differently to changes in the card status. This guideline attempts to define a minimum standard of good behavior in several simple, common situations.

#### 4.2.3 Guideline

### 4.2.3.1 PC Card-Unaware Applications

For PC Card-unaware applications, the PC Card will have to be configured by some PC Card-aware software, usually an enabler. After the card is configured, the application will behave towards the card as if it were in a static bus environment. Following are the guidelines for the just described situation:

- 1. The PC Card should be able to be used with an appropriate well-known/well-behaved PC Card-unaware application (e.g., communications software for a modem card). The application should be able to pass its basic functional test while using the card as long as the card is neither inserted nor removed during application operation.
- 2. It is acceptable that the user may have to intervene to appropriately configure the application to access the PC Card (e.g., tell it which COM port the enabler has chosen for the card).
- 3. The user may have a need to know about how a particular card has been configured, as in the COM port example above. The enabler that configured that card must be able to provide that information on request.

#### Furthermore:

- 1. once the card and the application have been configured
- 2. and provided that the card is not removed during execution

There should be no discernible difference between a PC Card-unaware application on a PC Card system using a PC Card and a PC Card-unaware application on a non-PC Card system using a static card.

#### 4.2.3.2 PC Card-Aware Applications

The PC Card-aware application has an interface to Card Services via one of the following pieces of software, which will configure any PC Card it uses:

- an enabler
- a device driver
- the application itself

Following are the guidelines for the just described situation:

- 1. The card should be able to be used with an appropriate well-known/well-behaved PC Cardaware application. The application should be able to pass its basic functional test while using that card. The application functional test should still pass if the card is inserted or removed during application operation.
- 2. A PC Card-aware application exhibits its normal behavior while a PC Card it is using or wants to use is removed or inserted. In general, it will treat these events in the same way that it would for floppy removal and insertion. In some cases, this treatment may not be possible; for example, when a network connection or some similar resource is lost. In this instance, however, the application should not crash, and then should
  - a) inform the user of the event
  - b) allow the user to recover gracefully

- c) not interfere with the operation of other applications
- 3. The PC Card should be able to be installed and configured by its designated configuring software with minimal to no user intervention. The card could be configured by an enabler or by software specifically designed for the card such as a device driver. It is possible that a card could be configured by more than one piece of software.
- 4. Unless exclusive access has been requested, PC Card-aware applications should be able to share PC Cards. If the application can not share the card, then it should request exclusive access to the card.
- 5. Some PC Cards may be able to be configured by more than one Card Services client, including one or more enablers. For such cards, the user must be allowed to designate which software will configure and/or manage that card. This choice should be made when the card is inserted the first time and need not be repeated on successive insertions.
- 6. As with PC Card-unaware applications the user may have a need to know about how a particular card has been configured. The software that configured that card must be able to provide that information on request. This information may be provided in a variety of ways. The full extent of the information should not be announced every time the card is inserted, in such a way that the operation of the application that the user is executing is continually interrupted. Depending on implementation, notification of logical device allocation may be an exception to this general rule of application non-interruption, as it may be needed immediately by the user.
- 7. Many PC Card-aware applications and/or their drivers may only work with specific versions of PC Card hardware and software, e.g., a Card Services conforming to a given level of the specification. If a Card Services client is incompatible with any resident hardware or software, it must immediately report that finding to the user and gracefully stop its continuing execution. Trying to continue execution with incompatible components is ultimately more distressing to the user since the cause of the failure, when it happens, will not be as obvious as it would have been initially.

# 4.3 CardBus Operational Scenarios

## 4.3.1 Summary

The client to Card Services interface for CardBus PC Cards is very similar to the interface for 16-bit PC Cards. The processing done by the PC Card software stack is different for CardBus PC Cards in order to maintain that common interface. The intent of this guideline is to give an example of how such processing may be done.

# 4.3.2 Background

CardBus sockets support both 16-bit PC Cards and CardBus PC Cards. Clients for these cards both use the same Card Services interface. However, because the on-card programming model is so different for CardBus PC Cards, the PC Card software stack needs to internally process CardBus configuration requests differently.

There is no one way to implement CardBus processing. For example, a designer might choose to apply the minimum configuration power upon card insertion or only after a request is made to read the CIS. This guideline is meant to be one example of how an implementation might be done.

### 4.3.3 Guideline

The following scenario describes the recognition and configuration of a CardBus PC Card. Via the CardBus Socket Services, Card Services knows that a CardBus PC Card has arrived. At this time, it performs the following actions:

- 1. Card Services notifies its registered clients that a card has arrived. This notification is sent for each function on the card, so that each function looks like a separate card to a client.
- 2. The client requests tuples using the socket and function number it was sent in its insertion notification.
  - a) The client requests the first tuple of the function via Card Services.

CardBus clients may be drivers, applications, generic enablers, etc. just like 16-bit PC Card clients. Additionally, because some of the cards implemented in CardBus may share silicon with PCI cards, CardBus drivers may also be modified versions of PCI drivers. See the guideline *CardBus/PCI Common Silicon Requirements* for some considerations when developing this type of software.

- b) Card Services applies power to the socket in order to read the CIS. For CardBus, all cards are required to be able to support CIS reads at 70 mA. At this point, if the adapter has not been previously configured, Card Services will configure the adapter before proceeding.
- c) Card Services reads the CIS pointer from configuration space to find the beginning of the first chain of the CIS. The CIS pointer indicates the card space in which the chain resides:
  - i. configuration space
  - ii. one of the six (6) possible memory spaces
  - iii. the expansion ROM

and an offset into the space where the chain actually starts

- d) If the indicated chain starts anywhere but configuration space, Card Services maps the indicated card space into host system address space by writing the appropriate Base Address Register. Note that this is a temporary mapping only. Mappings become permanent only when the client requests them as part of the configuration.
- e) If the client has requested to see all link-related tuples, then the first tuple will always be a CISTPL\_LINKTARGET tuple.
- f) The client requests the next tuple.
- g) The client walks through the function's CIS just as a 16-bit PC Card client would. For any tuples in non-configuration space, the client may read them directly. However, it is strongly recommended that the client use the Card Services interface and not read the tuples directly.

Note that in order for a client to read the tuples directly it needs to be able to perform the following tasks which Card Services would normally perform for it:

- i. temporarily mapping in the card space in order to read the tuples
- ii. interpret the CISTPL\_LONGLINK\_CB tuple to find additional chains in the card spaces.
- 3. If the client recognizes the card as one it is interested in, the client then uses GetConfigurationInfo for that function to see if it has been configured.
- 4. The client requests resources for the function from Card Services.
- 5. If the requests are successful, the client obtains the configuration for the function.
  - For all address space requests (e.g., I/O, memory, expansion ROM), Card Services writes the appropriate value (a host address) into a Base Address Register. It does not request windows from Socket Services.
- 6. After the function is configured the client may now access the function.

In this scenario, clients may operate, as far as configuration is concerned, completely as 16-bit PC Card clients. This includes using a generic enabler if the client does not wish to do the configuration requests itself.

Unchanged 16-bit PC Card software continues to work in the expected manner when a 16-bit PC Card is inserted in a CardBus PC Card socket. In addition to sockets with both CardBus and 16-bit PC Card capabilities, there may also be 16-bit PC Card-only sockets in the system. From the client's point of view, whether the 16-bit PC Card is in a 16-bit PC Card-only socket or in a combined 16-bit PC Card/ CardBus PC Card socket, the Card Services programming interface is the same.

The CardBus PC Card Socket Services knows that the card which has just been inserted is a 16-bit PC Card by reading the adapter. After that point, Card Services continues its normal processing just as if the card were in a 16-bit PC Card-only socket. The only difference is the actual hardware interface, which is isolated to Socket Services. This processing consists of:

- 1. Card Services notifies its registered clients that a card has arrived.
- 2. The client walks the CIS via calls to Card Services.
- 3. If it recognizes the card, the client has the card configured by requesting resources such as memory windows from Card Services.
- 4. After the card is configured, the client may manipulate the card.

# 4.4 Fax/Modem CIS Design

## 4.4.1 Summary

This guideline describes the design of CIS for a single function 9600/2400 BPS Fax/Modem I/O 16-bit PC Card (not CardBus). The functional information required for a well defined CIS for a similar function on a multiple function PC Card or CardBus PC Card would be the same. However, the requirements for control tuples and device information tuples, etc. vary among these card types. Only the single function 16-bit PC Card is given in this example. How to use the tuple structure and what are appropriate values for field values are included in the examples.

# 4.4.2 Background

The purpose of the Card Information Structure is to provide a mechanism for software to be able to identify the function, origin, and capabilities of a PC Card. The idea is that when a card is inserted (or the machine is turned on with the card installed), an intelligent piece of code, which might be in the BIOS or run as a TSR or a device driver, would parse the CIS and perform the needed operations for card and system configuration. Being able to configure the card either at boot or after insertion is desirable since the host computer does not need to tie up resources before they are needed. It also allows the system to "gracefully reject" any card that it is not capable of using.

The discussion that follows is focused on a 9600/2400 Fax/Modem, but can be used for any type of I/O card. A Fax/Modem was selected because the extension tuples for this type of card were the first to be added to the *PC Card Standard*. Using these function extension tuples along with the Rev 2.0 configuration tuples, a full descriptive guideline can be given. The 9600/2400 speed was selected for this guideline because it has become the generic minimum for Fax/Modems.

Some of the 9600/2400 Fax/Modem specific features that are documented in this guideline are:

9600 Fax speed

2400 Modem speed

16450 UART

All character, stop, and start bit possible configurations

Support for the US

V.22bis, Bell 212A, V.22A&B, V.21, Bell 103

V.29, MNP1-5, V.42, V.42bis, V.27ter

### 4.4.3 Guideline

The tuples covered in this example are enumerated in Table 4-1: Tuple Codes for Fax/Modem Card Example, below. A discussion of each tuple and some of its values follows.

Table 4-1: Tuple Codes for Fax/Modem Card Example

| Data Code | Tuple Name     | Description                |
|-----------|----------------|----------------------------|
| 01н       | CISTPL_DEVICE  | Device Information         |
| 15H       | CISTPL_VERS_1  | Level 1 Ver / Product Info |
| 20н       | CISTPL_MANFID  | Manufacturer ID            |
| 21н       | CISTPL_FUNCID  | Function ID                |
| 22н       | CISTPL_FUNCE   | Function ID Extensions     |
| 1Ан       | CISTPL_CONF    | Configurable Card          |
| 1Вн       | CISTPL_CE      | Configuration Entry        |
| 14н       | CISTPL_NO_LINK | No Link                    |
| FFH       | CISTPL_END     | End of Chain               |

### 4.4.3.1 The Device Information Tuple (01H)

The *PC Card Standard* implies that this tuple must be the first tuple located in Attribute memory address space. Besides being the first tuple, the Device ID tuple is also the most confusing of the required tuples for I/O cards. This is because it originated from the PCMCIA 1.0/JEIDA 4.0 publications which assumed that there was some type of device in common memory.

**Table 4-2: Device Information Tuple** 

| Data Code | Tuple Name                        | Description                |
|-----------|-----------------------------------|----------------------------|
| 01н       | CISTPL_DEVICE                     | Device Information Tuple   |
| 03н       | TPL_LINK                          | Link to Next Tuple         |
| 00н       | DEVICE INFO1<br>(00 = DTYPE_NULL) | No Device in Common Memory |
| 00н       |                                   | Empty Block of 512 bytes   |
| FFH       |                                   | End of Device Info Field   |

As shown in Table 4-2: Device Information Tuple, the device information tuple contains a minimum of 5 bytes. The first two bytes contain the tuple code and the link to the next tuple in the list. The link is calculated starting with the next byte of the tuple after the link and ending at the last byte of the tuple. So for this example, the value placed in the TPL\_LINK field is 03H.

The next two bytes contain the common memory device information for the first device. In the fax/modem card there is just one device, the Fax/Modem, but in future products, multi-function cards will exist and consequently additional DEVICE INFO fields will be required. Each of the functions requires 2 bytes of device information. The two bytes contain the device type code, whether a Write Protect Switch is included, what speed the device is, and how much address space it needs. A value of 00H is placed in the first device ID byte because there is no device in common memory (in this Fax/Modem example), so a null device type is selected.

The device size which is the second byte of the device information field is a 00H because that is the smallest amount allowed. With the value of 00H a window of 1 block of 512 bytes is defined.

Unfortunately, the byte does not allow for no memory, so you should specify the smallest one possible. The last byte is an FFH which marks the end of the device information tuple.

### 4.4.3.2 Level 1 Version/Product Information Tuple (15H)

The level 1 version/product information tuple is used to indicate the level of the card and also the card's manufacturer. The *PC Card Standard* describes two version levels, however, this tuple is used for Level 1 tuples only.

**Table 4-3: Version Product Information Tuple** 

| Data Code | Tuple Name    | Description                                    |
|-----------|---------------|------------------------------------------------|
| 15н       | CISTPL_VERS_1 | Level 1 Version / Product Information<br>Tuple |
| 1Ен       | TPL_LINK      | Link to Next Tuple                             |
| 04н       | TPLLV1_MAJOR  | Major Revision Number                          |
| 01н       | TPLLV1_MINOR  | Minor Revision Number                          |
| 50н       | TPLLV1_INFO   | Р                                              |
| 43н       |               | С                                              |
| 4Dн       |               | M                                              |
| 43н       |               | С                                              |
| 49н       |               | 1                                              |
| 41н       |               | A                                              |
| 00н       |               | Terminator                                     |
| 46н       |               | F                                              |
| 61н       |               | а                                              |
| 78н       |               | х                                              |
| 20н       |               | space                                          |
| 43н       |               | С                                              |
| 61н       |               | а                                              |
| 78н       |               | r                                              |
| 64н       |               | d                                              |
| 00н       |               | Terminator                                     |
| 46н       |               | F                                              |
| 58н       |               | Х                                              |
| 33н       |               | 3                                              |
| 32н       |               | 2                                              |
| 31н       |               | 1                                              |
| 30н       |               | 0                                              |
| 00н       |               | Terminator                                     |
| 41н       |               | A                                              |
| 2DH       |               | -                                              |
| 30н       |               | 0                                              |
| 00н       |               | Terminator                                     |
| FFH       |               | End of List                                    |

The TPLLV1\_MAJOR and \_MINOR fields are defined in the PCMCIA 1.0/JEIDA 4.0 publications as having a value of 05H for \_MAJOR and 00H for \_MINOR in the PCMCIA 2.0/JEIDA 4.1 publications. This value should only be changed for your configuration if you are conforming to a later release of the *PC Card Standard*.

The TPLLV1\_INFO field is used to input the manufacturer, the product name and revision number. The specification is not specific about the exact format for this, however, the example above should be followed including the use of terminators and including the end of list (FFH) field at the end. Incidentally, the end of list field is not a requirement for all tuples, but it is required for this one. The values placed in this field are the ASCII hex values of the letters indicating the product name, revision number, vendor specific information, and manufacturer (PCMCIA).

### 4.4.3.3 Manufacturer's ID Tuple (20н)

This tuple was added to provide the ability for software to determine the origin and manufacturer of the PC Card as well as the card type.

| Data Code         | Tuple Name | Description                                     |  |
|-------------------|------------|-------------------------------------------------|--|
| 20H CISTPL_MANFID |            | Manufacturing ID Tuple Device Information Tuple |  |
| 04H TPL_LINK      |            | Link to Next Tuple                              |  |
| XXH TPLMID_MANF   |            | Manufacturer's ID Tuple (LSB)                   |  |
| XXH               |            | Manufacturer's ID Tuple (MSB)                   |  |
| XXH TPLMID_CARD   |            | Company Specific Info                           |  |
| XXH               |            | Company Specific Info                           |  |

**Table 4-4: Manufacturers ID Tuple** 

The TPLMID\_MANF field is the unique ID code that is developed from the JEDEC Device ID code indicating the manufacturer. If a manufacturer has a JEDEC code, then the 16 bit PCMCIA ID has a 00H in the upper byte, and the code in the lower byte. If a manufacturer does not have a JEDEC code, PCMCIA can assign a company specific Manufacturer's ID Tuple.

The TPLMID\_CARD field designates the card type. These two bytes are manufacturer specific identifiers. Each manufacturer will develop its own coding scheme for its card family.

# 4.4.3.4 Function ID Tuple (21н)

The purpose of this tuple is to provide information regarding the function of the card and system initialization information.

**Table 4-5: Function ID Tuple** 

| Data Code         | Tuple Name       | Description          |  |  |
|-------------------|------------------|----------------------|--|--|
| 21H CISTPL_FUNCID |                  | Function ID Tuple    |  |  |
| 02н               | TPL_LINK         | Link to Next Tuple   |  |  |
| 02н               | TPLDFID_FUNCTION | Serial I/O Fax/Modem |  |  |
| 01н               | TPLFID_SYSINIT   | Configure at Post    |  |  |

The TPLDFID\_FUNCTION field specifies the function, or multiple functions the card can perform. The example Fax/Modem card performs as a serial device for both modem and fax functions and

#### **SOFTWARE GUIDELINES**

thus has the value of 02H. A value of 0H indicates a multiple function card and this requires additional bytes to specify the individual functions. Currently the following values are:

- 0 Vendor Specific Multiple Function
- 1 Memory
- 2 Serial Port (both modem and fax cards)
- 3 Parallel Port (parallel printer port both uni- and bi-directional)
- 4 Fixed Disk
- 5 Video Adapter
- 6 LAN Adapter
- 7 AIMS
- 8 SCSI
- 9 Security
- A Instrument
- **B-FFH** Reserved

The TPLFID\_SYSINIT field of the tuple indicates to the host when the card should be initialized. Only two values are defined today; a 01H indicates that the card should be initialized during POST, and a value of 02H indicates that the card contains expansion ROM which should be installed during system installation. Our example card does not contain ROM and consequently should have the value of 01H.

### 4.4.3.5 Modem Function Extension Tuple (22H)

The Modem Function Extension tuples document the capabilities of the fax or modem before the communications package tries to use it.

**Table 4-6: Function Extension Tuples** 

| Data Code | Tuple Name   | Description                                               |
|-----------|--------------|-----------------------------------------------------------|
| 22н       | CISTPL_FUNCE | Serial Port ID                                            |
| 04н       | TPL_LINK     | Link To Next Tuple                                        |
| 00н       | TPLFE_TYPE   | Serial Port                                               |
| 01н       | TPLFE_UA     | 16450 UART                                                |
| 0FH       | TPLFE_UC     | All Parity Supported                                      |
| 7Fн       |              | All Stops and Characters Supported                        |
| 22н       | CISTPL_FUNCE | Modem Function Extension                                  |
| 09н       | TPL_LINK     | Link to Next Tuple                                        |
| 01н       | TPLFE_TYPE   | Modem as Discrete Device                                  |
| 1FH       | TPLFE_FC     | All Flow Control Methods                                  |
| 09н       | TPLFE_CB     | 40 Character DCE Command Buffer                           |
| С8н       | TPLFE_EB     | 200 Character DCE to DCE Buffer, LSB of LSW               |
| 00н       |              | DCE to DCE Buffer MSB of LSW                              |
| 00н       |              | DCE to DCE LSB of MSW                                     |
| С8н       | TPLFE_TB     | 200 Character DTE to DCE Buffer, LSB of LSW               |
| 00н       |              | DTE to DCE MSB of LSW                                     |
| 00н       |              | DTE to DCE LSB of MSW                                     |
| 22н       | CISTPL_FUNCE | Data Modem Extension                                      |
| 0Сн       | TPL_LINK     | Link to Next Tuple                                        |
| 02н       | TPLFE_TYPE   | Modem                                                     |
| 00н       | TPLFE_UD     | DTE to UART Max Data Rate MSB                             |
| 80н       |              | DTE to UART Max Data LSB (9600)                           |
| 3Вн       | TPLFE_MS     | Modulation V.22bis,Bell 212A, V.22A and B, V.21, Bell 103 |
| 00н       |              | Not Supported                                             |
| 03н       | TPLFE_EM     | Error Correction using MNP 2-4 or V.42/LAPM               |
| 03н       | TPLFE_DC     | Data Compression using MNP5 or V.42bis                    |
| 08н       | TPLFE_CM     | Command Protocol is MNP AT                                |
| 07н       | TPLFE_EX     | Escape Mechanism is User Defined, +++, Break              |
| 00н       | TPLFE_DY     | No Data Encryption                                        |
| 00н       | TPLFE_EF     | No Caller ID                                              |
| В5н       | TPLFE_CD     | ITU-T(CCITT) Country Code (USA)                           |
| 22н       | CISTPL_FUNCE | Fax Extension                                             |
| 08н       | TPL_LINK     | Link to Next Tuple                                        |
| 13н       | TPLFE_TYPE   | Fax Class 1                                               |
| 00н       | TPLFE_UD     | DTE to UART Max Data Rate MSB                             |
| 80н       |              | DTE to UART Max Data Rate LSB (9600)                      |
| 06н       | TPLFE_FM     | ITU-T(CCITT) Modulation Supported V.29, V.27ter           |
| 00н       | TPLFE_FY     | Reserved for Future Encryption Definition                 |
| 22н       | TPLFE_FS     | Fax features Polling and T.4                              |
| 00н       |              | Reserved                                                  |
| В5н       | TPLFE_CF     | ITU-T(CCITT) Country Code USA                             |

Using these tuples will allow the host and the application software, which is CIS aware, to do away with the current set of questions that must be asked when configuring the operating environment.

The fax/modem tuple list contains three different function extension tuples. These are used to describe the three distinct areas of functionality of fax/modem products. The current extension tuple has been designed to accommodate one more function (not included in this example card) — Voice Encoding. The tuples start with the simplest function, a UART or Universal Asynchronous Receiver Transmitter. The serial port ID tuple is a 6 byte tuple. The functions that are included are the determination of the UART type, the start and stop characters supported, and the parity types.

There are three types of UARTs used for serial communication, they are the 8250, 16450 and the 16550. The fourth and fifth fields deal with the actual UART capabilities. The standard 16450 UART is capable of handling all data sizes (5, 6, 7, 8), stop characters (1, 1.5, 2) and parity types (even odd, mark, or space). The 16450 is the UART used in this example.

The Modem Interface tuple, which starts with the second CISTPL\_FUNCE code, details the functionality of the modem . This tuple string describes the modem characteristics. This is a eleven byte tuple, starting with the standard code and link tuples. The next byte deals with the flow control methods of the modem. Flow control is the handshaking between two modems and is used to decide if the connection can support the sending/receiving of new information. A byte value of 1Fh corresponds to the support of all flow control methods including hardware and software flow control. This tuple also describes the chip set feature of a 40 character DCE Command Buffer, and 2 character buffers. The 40 character command buffer gives the tuple value of 09h because the formula used for calculation is to take the buffer size, divide by 4, then subtract a 1 (size = n, n/4-1). On our example card, the two character buffers are 200 character DCE to DCE and DTE to DCE buffers.

The Data Modem tuple is the third of the five CISTPL\_FUNCE code tuples. This tuple describes the data rates, modulation schemes, error correction and detection, command protocols, and the ITU-T(CCITT) Country code. This tuple string is 14 bytes long, starting with the standard tuple code and link. The values for this string of data comes straight off of the modem chip set (internal to the card) data sheets, consequently, when developing the data for this tuple refer to the appropriate data sheets.

The Fax tuple is the final function extension tuple in this section. This tuple is a minimum of ten bytes, but must be replicated for each supported Service class. As with the Data modem tuple, the features described are the maximum data rate, modulation schemes, and country code.

# 4.4.3.6 Configuration Tuple (1AH)

The Configuration Tuple, Tuple 1AH, describes the general characteristics of PC Cards, for example, where the first configuration register is located and how many there are in total.

**Table 4-7: Configurable Card Tuple** 

| Data Code | Tuple Name  | Description                                     |  |  |
|-----------|-------------|-------------------------------------------------|--|--|
| 1Ан       | CISTPL_CONF | Configuration Tuple                             |  |  |
| 05н       | TPL_LINK    | Link to Next Tuple                              |  |  |
| 01н       | TPCC_SZ     | Two bytes of Address                            |  |  |
| 23н       | TPCC_LAST   | 23н (Com4) is Last entry in Configuration Table |  |  |
| 00н       | TPCC_RADR   | Configuration Register Base Address LSB         |  |  |
| 02н       | TPCC_RADR   | Configuration Register Base Address MSB         |  |  |
| 03н       | TPCC_RMSK   | Two Configuration Registers                     |  |  |

The TPCC\_SZ field indicates the number of bytes in the configuration registers base address, and the configuration register presence mask. The values of these registers are detailed in the bytes following the size field.

The TPCC\_LAST field gives the value that corresponds to the final entry in the card configuration table. For communications cards that are being designed for use with PCs, this value will correspond to COM4. In this example a 23H corresponds to COM4.

The TPCC\_RADR field indicates the address of the configuration registers in Attribute memory address space. At least one byte of address is required. If more than one byte is needed, the LSB should be presented first.

The TPCC\_RMSK field gives the number of registers that start at the base address in Attribute memory address space. Each bit in the field corresponds to the presence or absence of a register. The host would use this information along with the value in the RADR field to determine the location of the card's configuration register set.

### 4.4.3.7 Configuration-Entry Tuple (1Вн)

The Configuration Entry tuple, Tuple 1BH, defines the default configuration and its description. If the fax/modem is expected to be used in the PC Market, the Configuration tuple would need to be repeated for the other three Comm ports of the PC.

**Table 4-8: Configuration Entry Tuple** 

| Data Code | Tuple Name | Description                            |
|-----------|------------|----------------------------------------|
| 1Вн       | CISTPL_CE  | Configuration Entry Tuple              |
| 15н       | TPL_LINK   | Link to Next Tuple                     |
| Е0н       | TCE_INDX   | Default: COM1 (20H), Interface Follows |
| 01н       | TPCE_IF    | I/O, Wait Supported                    |
| 9DH       | TPCE_FS    | Feature Selection Byte                 |
| 71н       | TPCE_PD    | Power Description                      |
| 55н       |            | V nominal = 5 v                        |
| 86н       |            | l Avg. = 138 mA                        |
| 26н       |            | Extension                              |
| 86н       |            | I Peak = 197 mA                        |
| 61н       |            | Extension                              |
| 64н       |            | I Power Down = 6 mA                    |
| FСн       | TPCE_TD    | Wait Scale Only                        |
| 0Сн       |            | 10 uS Max Wait Time                    |
| ААн       | TPCE_IO    | 8 Bit I/O 10 Bit I/O Addr              |
| 60н       |            | 1 Range, I/O Addr = 2 bytes            |
| F8H       |            | Start of I/O Addr (LSB)                |
| 03н       |            | Start of Addr (MSB)                    |
| 07н       |            | Length of Range =8                     |
| 30н       | TPCE_IR    | Level Mode, Mask for INTs              |
| ВСн       |            | IRQ7, IRQ5, IRQ4, IRQ3, IRQ2           |
| 86н       |            | IRQ15, IRQ10, IRQ9                     |
| 28н       | TPCE_MI    | Supports Power Down and Audio          |

As with all tuples, the configuration tuple begins with the tuple code and the link to the next tuple. After the link is the Table Index Byte. A value of E0H defines that this entry is the default entry, that a set of interface descriptions follow, and that a value of 20H must be written into the Configuration register to enable the card.

The Interface Description field, feature selection byte field, and Power Selection byte are straight forward and describe that the card is an I/O card, that it supports the Wait line of the 68 pin interface, and details that the following bytes will describe the Voltage, Current, Wait scale, address port, Power Down features and Audio features of the card.

The most confusing bytes of information in this section are the Power Description Structure Parameter Definitions. These are not required, but help the system to get a full description of the card. Since this is confusing, we will step through the description in detail. Table 4-9: Power Extension Fields for Tuple 1Bh through Table 4-11: Mantissa Values are the tables given in the specification that detail the power description structure.

Table 4-9: Power Extension Fields for Tuple 1BH

| Byte | 7   | 6 | 5         | 4 | 3 | 2        | 1 | 0 |
|------|-----|---|-----------|---|---|----------|---|---|
| 0    | Ext |   | Mantissa  |   |   | Exponent |   |   |
| 1    | Ext |   | Extension |   |   |          |   |   |

Table 4-10: Current /Voltage Scales

| Exponent | The Exponent of the Current and Voltage Values are given below: |               |               |  |  |  |
|----------|-----------------------------------------------------------------|---------------|---------------|--|--|--|
|          | Exponent                                                        | Current Scale | Voltage Scale |  |  |  |
|          | 0                                                               | 100 nA        | 10 uV         |  |  |  |
|          | 1                                                               | 1 uA          | 100 uV        |  |  |  |
|          | 2                                                               | 10 uA         | 1 mV          |  |  |  |
|          | 3                                                               | 100 uA        | 10 mV         |  |  |  |
|          | 4                                                               | 1 mA          | 100 mV        |  |  |  |
|          | 5                                                               | 10 mA         | 1 V           |  |  |  |
|          | 6                                                               | 100 mA        | 10 V          |  |  |  |
|          | 7                                                               | 1 A           | 100 V         |  |  |  |

**Table 4-11: Mantissa Values** 

| Mantissa | The Mantissa of | the value are given below: |
|----------|-----------------|----------------------------|
|          | ОН              | 1                          |
|          | 1н              | 1.2                        |
|          | 2н              | 1.3                        |
|          | 3н              | 1.5                        |
|          | 4н              | 2                          |
|          | 5н              | 2.5                        |
|          | 6н              | 3                          |
|          | 7н              | 3.5                        |
|          | 8н              | 4                          |
|          | 9н              | 4.5                        |
|          | Ан              | 5                          |
|          | Вн              | 5.5                        |
|          | Сн              | 6                          |
|          | DH              | 7                          |
|          | Ен              | 8                          |
|          | FH              | 9                          |

The nominal voltage is an example of a value not needing an extension. Looking at byte 0, the extension bit will be 0, since no extension is needed because the value can be defined with only one byte. The mantissa which occupies bits 6-3 will be an AH. This is seen from Table 4-11: Mantissa Values, where an AH represents the numerical value of 5. The Exponent which occupies bits 2-0 will be a 5 since the Voltage scale is 1V. Grouping all of the bits together gives a value of 55H.

The Peak Current of 197 mA needs an extension byte, byte 1, because the value to be described has 3 significant digits. As with the voltage, the designer must first look at byte 0. In this case bit 7 will be a 1, thus signifying that an extension byte follows. The mantissa will be a 0 because the value to be described is a 1 (see Table 4-11: Mantissa Values). Since we are looking at the 100 mA range, the Current scale for the exponent is 6. When put together the byte 0 value is 86H. This takes care of the 100's portion of the value. To get the remaining 97 mA defined, the extension byte is used. The value shown of 61H is the hex value for 97.

### 4.4.3.8 No Link Tuple (14н)

The NO\_LINK tuple is an optional tuple that is used to help speed up tuple processing by indicating to the software that there will be no long link tuples in this chain. Long links are used when tuples are located past the 256 Byte limit of the link field. In particular, they are often used to indicate a tuple chain stored in common, rather than attribute memory.

Table 4-12: No Link Tuple

| Data Code | Tuple Name     | Description        |  |  |
|-----------|----------------|--------------------|--|--|
| 14н       | CISTPL_NO_LINK | No Link Tuple      |  |  |
| 00н       | TPL_LINK       | Link to Next Tuple |  |  |

## 4.4.3.9 End of Tuple Chain (FFH)

The End of Tuple Chain is used to indicated the end of the tuple chain and has a value of FFH. This tuple appears at the end of the CIS.

Table 4-13: End of Tuple Chain

| Data Code | Tuple Name | Description        |
|-----------|------------|--------------------|
| FFн       | CISTPL_END | End of Tuple Chain |

# 4.5 Wireless CIS

## 4.5.1 Summary

The following is the suggested additions to the example Tuple requirements already proposed in other Guidelines.

## 4.5.2 Background

This is part of a series of proposed guidelines which describe sample CISs for a variety of cards.

### 4.5.3 Guideline

#### 4.5.3.1 Wireless Modems

The tuples as defined in the Fax/Modem CIS Design are in general all that is needed for a wireless modem card. The differences of concern to a host between a conventional modem and wireless modem could be the maximum or peak power required when the RF unit is transmitting. Since provision for this information is already in the current modem tuple Guideline, no further definition is required here. Function extension tuples which define the particular RF technology supported by the card, i.e., ARDIS, CDPD, Mobitex, etc. could be of interest to applications (clients). If there is mutual interest in this, further modem extension tuples could be proposed.

#### 4.5.3.2 Wireless LANS

As with the modems, the wireless LAN PC Card would require no additional tuples beyond that recommended for the non-wireless LAN. The wireless LAN PC Card should include a LAN function extension tuple for LAN\_TECH\_CODE with value of 7 specified and the LAN function extension tuple for LAN\_MEDIA\_CODE with the appropriate value representing the technology implemented.

### 4.5.3.3 Wireless Pagers

Since the wireless pager looks to the host like a serial port, no further tuples beyond that of the basic serial port are required. Once again, if it would be helpful to applications (clients), function extension tuples could be proposed that would further define the capabilities of the wireless pagers.

# 4.6 Sample PC Card ATA Tuple Options

## 4.6.1 Summary

Following is a summary of 16-bit PC Card ATA CIS considerations with actual samples for PC Card ATA tuple options. Although much of this information is also pertinent to CardBus PC Cards, the particular example does not deal with how CardBus PC Card ATA card's CIS should be designed.

# 4.6.2 Background

This is part of a series of proposed guidelines which describe sample CISs for a variety of cards.

#### 4.6.3 Guideline

Following is the recommended minimum set of tuples for PC Card ATA cards. The tuples are listed in the order in which they would generally be encountered while scanning the CIS on the card. The tuples are defined in the *Metaformat Specification* and the *PC Card ATA Specification*. In some cases, the tuple is only required if a card has certain characteristics (e.g., memory mapped ATA registers). In this case, this is noted in the table. If this guideline is found to differ with an explicit statement in the *Metaformat* or *PC Card ATA Specifications*, those specifications shall be the controlling documents. Examples for the required and some optional configurations are included for the Configuration Table Entry tuple.

#### Note:

Shading is used to indicate portions of tuples which are dependent on the characteristics of a particular implementation of a PC Card ATA card.

# 4.6.3.1 CIS Usage for PC Card ATA Cards

Table 4-14: PC Card ATA Tuple Usage Chart

|               |                                          |                                                                | Mod                                                                     | e Tuple Used                                                           | d For                                                         |                                                                                                                                                                                                                                                         |
|---------------|------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tuple<br>Code | Tuple Name                               | Tuple<br>Defined in                                            | Basic 3 PC<br>Card ATA<br>I/O Modes<br>Only                             | Memory<br>mapped PC<br>Card ATA<br>support                             | Non-PC<br>Card ATA<br>Functions                               | Notes                                                                                                                                                                                                                                                   |
| 01н           | Device Info<br>Tuple(Common)             | PC Card<br>Standard<br>Metaformat                              | Required<br>Null Device<br>required if<br>no memory<br>space on<br>card | Required<br>Function<br>Specific<br>Regs                               | Required<br>As needed<br>to define<br>card<br>memory<br>space | Specifies speed and size of Common Memory Areas (e.g., PC Card ATA Memory Mapped Registers) at 5 Volts Vcc when WAIT# signal is ignored by host. If no common memory space on card is accessible at 5 Volts Vcc it must be DTYPE_NULL and DSPEED_NULL.  |
| 1Сн           | Other Conditions Device<br>Info (Common) | PC Card<br>Standard<br>Metaformat                              | Required Only if WAIT# or 3V VCC used on card. Otherwise, not present.  | Required Only if WAIT# or 3V Vcc used on card. Otherwise, not present. | As needed<br>for other<br>functions                           | Characteristics of Memory Address Spaces under other operating conditions as follows for Other Conditions Info Values: 0: Not Allowed 1: 5 Volt Vcc, Host uses WAIT# 2: 3 Volt Vcc, Host ignores WAIT# 3: 3 Volt Vcc, Host uses WAIT# Others: Reserved  |
| 18н           | JEDEC ID (Common)                        | PC Card<br>Standard<br>Metaformat<br>Values:<br>PC Card<br>ATA | None                                                                    | Required<br>DF-01<br>DF-02<br>DF-04<br>DF-08                           | As needed<br>for other<br>functions                           | Defines the type of device for each range of memory space defined in the Device ID Tuple.  PC Card ATA JEDEC IDs: DF-01: No VPP Required DF-02: VPP on Write Required DF-04: VPP for Media Access DF-08: VPP Always Required                            |
| 20н           | Manufacturer's ID                        | PC Card<br>Standard<br>Metaformat                              | Recom-<br>mended                                                        | Recom-<br>mended                                                       | Recom-<br>mended                                              | Recommended for all cards to identify the Specific Manufacturer and Product in the card. Must not be used for general card recognition. Host should use Function ID and Function Extension tuples instead.                                              |
| 15н           | Level 1 Version / Product                | PC Card<br>Standard<br>Metaformat                              | Recom-<br>mended                                                        | Recom-<br>mended                                                       | Recom-<br>mended                                              | Recommended for all cards to display product identification strings in ASCII to end users. Must not be used by host software to determine card function unless standard methods have failed. Host should use Function ID and Function Extension Tuples. |

|               |                                                                                                      |                                                           | Mod                                                                  | e Tuple Used                                                                                                              | d For                           |                                                                                                                                                                                                                                                                                                                                                       |
|---------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tuple<br>Code | Tuple Name                                                                                           | Tuple<br>Defined in                                       | Basic 3 PC<br>Card ATA<br>I/O Modes<br>Only                          | Memory<br>mapped<br>PC<br>Card ATA<br>support                                                                             | Non-PC<br>Card ATA<br>Functions | Notes                                                                                                                                                                                                                                                                                                                                                 |
| 21н           | Function ID                                                                                          | PC Card<br>Standard<br>Metaformat                         | Required Disk Function Value = 4.                                    | Required<br>Disk<br>Function<br>Value = 4.                                                                                | As needed by function           | Disk Function ID is required. Function Extension following Disk Function ID further refine product characteristics. Host Software must use this tuple with Function Extension tuples to determine that card has PC Card ATA function. Typically POST bit is set in System Initialization byte to request system to initialize card for possible boot. |
| 22н           | Function Extension<br>following Disk Function ID<br>tuple:<br>TPLFE_TYPE = 01H<br>TPLFE_DATA = 01H   | PC Card<br>Standard<br>Metaformat,<br>PC Card<br>ATA Spec | Required                                                             | Required                                                                                                                  | Not used.                       | Tuple defines the PC Card<br>Disk Interface Type is<br>supported on the card.                                                                                                                                                                                                                                                                         |
| 22н           | Function Extension following Disk Function ID tuple: TPLFE_TYPE = 02H TPLFE_DATA = as needed by card | PC Card<br>ATA Spec                                       | pre-PC<br>Card<br>Standard,<br>Feb. 1995.<br>Required                | Strongly Recom- mended for pre-PC Card Standard, Feb. 1995. Required for PC Card Standard, Feb. 1995 and Dual Drive Card. | Not Used.                       | PC Card ATA Features Description for first (or only) drive on card.                                                                                                                                                                                                                                                                                   |
| 22н           | Function Extension following Disk Function ID tuple: TPLFE_TYPE = 03H TPLFE_DATA = as needed by card | PC Card<br>ATA Spec                                       | Required<br>for Dual<br>Drive Card.<br>Otherwise,<br>Not<br>Present. | Required<br>for Dual<br>Drive Card.<br>Otherwise,<br>Not<br>Present.                                                      | Not Used.                       | PC Card ATA Features Description for second drive on card.                                                                                                                                                                                                                                                                                            |
| 1Ан           | Card Configuration                                                                                   | PC Card<br>Standard<br>Metaformat                         | Required                                                             | Required                                                                                                                  | As needed by other functions.   | Specifies location of Card<br>Configuration Option Register<br>and presence of other Card<br>Configuration Registers. Must<br>be used by host to determine<br>location of configuration<br>registers.                                                                                                                                                 |

|               |                                                                                                                                                                                                                                         |                                   | Mod                                         | e Tuple Used                                                                                      |                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tuple<br>Code | Tuple Name                                                                                                                                                                                                                              | Tuple<br>Defined in               | Basic 3 PC<br>Card ATA<br>I/O Modes<br>Only | Memory<br>mapped PC<br>Card ATA<br>support                                                        | Non-PC<br>Card ATA<br>Functions                                                                | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               |                                                                                                                                                                                                                                         |                                   |                                             |                                                                                                   |                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1Вн           | Configuration Entry with Configuration Index=UU (00H as used in example is strongly recommended as an index value for cards supporting Memory Mapped PC Card ATA mode.) Specific Index values are at the discretion of the card vendor. | PC Card<br>Standard               | Not Used                                    | Required                                                                                          | Additional information as needed by concurrent additional card function.                       | Defines card operation when card emerges from reset with the memory mapped only interface active. The Memory Mapped PC Card ATA mode should be active in this state if the mode is supported by the card. Card support in this configuration for MWAIT on Common Memory, Ready, and Write Protect Switch functions in memory mode can be indicated. Power and Memory Space requirements are defined here. I/O space and Interrupts may not be defined because no I/O exists in the Memory Only Interface. |
| 1BH           | Configuration Entry with<br>Configuration Index = VvH<br>(01H in example)                                                                                                                                                               | PC Card<br>Standard<br>Metaformat | Required                                    | Not Used<br>for Memory<br>mode, but<br>Required<br>for I/O<br>modes also<br>supported<br>on card. | Additional function                                                                            | Defines card operation when card is placed in PC Card ATA Contiguous I/O mode. Card support in this configuration for MWAIT on Common Memory, Ready, and Write Protect Switch functions in I/O mode can be indicated. Power, I/O Space (4 address lines decode only), and Interrupt (any) requirements are defined here.                                                                                                                                                                                  |
| 1Вн           | Configuration Entry with<br>Configuration Index = XXH.<br>(02H in example)                                                                                                                                                              | PC Card<br>Standard<br>Metaformat | Required                                    | Not Used<br>for Memory<br>Mode, but<br>Required<br>for I/O<br>modes also<br>supported<br>on card. | May contain<br>additional<br>information<br>as needed<br>by<br>additional<br>card<br>function. | Defines card operation when card is placed in PC Card ATA Primary I/O mode. Card support in this configuration for MWAIT on Common Memory, Ready, and Write Protect Switch functions in I/O mode can be indicated. Power, I/O Space (10 address lines decoded, Windows 1F0-1F7 and 3F6-3F7) requirements and Interrupt (usually IRQ 14 for AT BIOS compatibility) recommendations are defined here.                                                                                                       |

|               |                                                                            |                                   | Mod                                                                  | e Tuple Used                                                                                      | d For                                                                                          |                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tuple<br>Code | Tuple Name                                                                 | Tuple<br>Defined in               | Basic 3 PC<br>Card ATA<br>I/O Modes<br>Only                          | Memory<br>mapped PC<br>Card ATA<br>support                                                        | Non-PC<br>Card ATA<br>Functions                                                                | Notes                                                                                                                                                                                                                                                                                                                                                                      |
| 1Вн           | Configuration Entry with<br>Configuration Index = YYH.<br>(03н in example) | PC Card<br>Standard<br>Metaformat | Required                                                             | Not Used<br>for Memory<br>Mode, but<br>Required<br>for I/O<br>modes also<br>supported<br>on card. | May contain additional information as needed by additional card function.                      | card is placed in PC Card ATA Secondary I/O mode. Card support in this configuration for MWAIT on Common Memory, Ready, and Write Protect Switch functions in I/O mode can be indicated. Power, I/O Space (10 address lines decoded, Windows 170-177 and 376- 377) requirements and Interrupt (usually IRQ 14 for AT BIOS compatibility) recommendations are defined here. |
| 1Вн           | Configuration Entry with Configuration Index = ZZH. (not shown in example) | PC Card<br>Standard<br>Metaformat | Required<br>for each<br>additional<br>config-<br>uration<br>present. | Required<br>for each<br>additional<br>config-<br>uration<br>present.                              | May contain<br>additional<br>information<br>as needed<br>by<br>additional<br>card<br>function. | Set of configurations with unique Configuration Index values are used to alternative PC Card ATA configurations. These configurations may differ from the previous four configurations in requirements for Power, I/O and Memory Space decoding,                                                                                                                           |
| 14н           | No-Link Control                                                            | PC Card<br>Standard<br>Metaformat | Strongly<br>Recom-<br>mended.                                        | Strongly<br>Recom-<br>mended.                                                                     | Strongly<br>Recom-<br>mended.                                                                  | Prevents tuple processing from doing an implied long link jump to common memory. Should not appear if an explicit Long Link tuple is present.                                                                                                                                                                                                                              |
| FFH           | End of List                                                                | PC Card<br>Standard<br>Metaformat | Required unless FFh link used.                                       | Required<br>unless FFh<br>link used                                                               | Required<br>unless FFh<br>link used                                                            | Terminates each tuple list on the card.                                                                                                                                                                                                                                                                                                                                    |

# 4.6.3.2 Sample Tuples for PC Card ATA Cards

Table 4-15: Sample Device Info Tuple-01H Required on PC Card ATA Cards

| Order: Size           | Data       | 7                                                                                  | 6               | 5    | 4                           | 3    | 2                      | 1            | 0                                | Description of Contents                                                                                                                                                                                       | CIS Function                                                  |  |  |
|-----------------------|------------|------------------------------------------------------------------------------------|-----------------|------|-----------------------------|------|------------------------|--------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|
| 1: 1 Byte             | 01н        | CIS                                                                                | STP             | L_D  | EVI                         | CE   |                        |              |                                  | Device Info Tuple                                                                                                                                                                                             | Tuple Code                                                    |  |  |
| 2: 1 Byte             | ??н        | ΤP                                                                                 | L_LI            | INK  |                             |      |                        |              |                                  |                                                                                                                                                                                                               | Link to next tuple                                            |  |  |
| 3: 0 or more<br>Bytes | ??н        | Oth                                                                                | ner [           | Devi | Stru<br>ices<br>r ad<br>on. | or N | lull                   |              |                                  | For Memory Mapped PC Card ATA. When PC Card ATA registers are not at address offset 0, Device ID Structures preceding this byte must have sizes which sum to the offset address of the PC Card ATA registers. | Device ID Structures                                          |  |  |
| 4: 1 Byte             | ??н        | Device Type \                                                                      |                 |      |                             |      | De <sup>s</sup><br>Spe | v<br>eed     |                                  |                                                                                                                                                                                                               | Device Type, WPS,<br>Speed when <b>WAIT#</b> not<br>supported |  |  |
|                       | DFH        | DH = Func 1<br>Spec 1                                                              |                 |      |                             |      | 7 =<br>Ext             | end          |                                  | Func Specific, No WPS, ext speed                                                                                                                                                                              | PC Card ATA Regs                                              |  |  |
|                       | D9H        | DH = Func 1 1 = 250 spec nsec                                                      |                 |      |                             | -    |                        | )            | Func Specific, No WPS, speed 250 | PC Card ATA Regs                                                                                                                                                                                              |                                                               |  |  |
|                       | 00н        | 0н                                                                                 | = N             | ull  |                             | 0    | 0 =                    | Nul          | I                                | No Memory Mapped PC Card ATA                                                                                                                                                                                  | No Device                                                     |  |  |
| 5: 0 or 1 Byte        | 72н<br>42н | 0                                                                                  | EH<br>8H<br>Spo | = 3  |                             | 3    |                        | d Ex<br>= 10 |                                  | 700 nsec no wait<br>350 nsec if no wait                                                                                                                                                                       | Extended Speed (present only if speed is extended)            |  |  |
| 6: 1 Byte             | ??н        | Ad                                                                                 | dr U            | nits | - 1                         |      | Uni                    | it Si        | ze                               |                                                                                                                                                                                                               | Device Size Byte for                                          |  |  |
|                       | 01н        | 1 u                                                                                | nit c           | of   |                             |      | 2 K                    | byt          | es                               | 2 Kilobyte Address Space                                                                                                                                                                                      | PC Card ATA Regs                                              |  |  |
| 7: 0 or more<br>Bytes |            | Device ID Structures for<br>Common Memory Space<br>used by Other Card<br>Functions |                 |      |                             |      |                        |              |                                  | When other memory devices exist in common memory, additional Device ID Structures Structures may occur before the List End Marker.                                                                            |                                                               |  |  |
| 8: 1 Byte             | FFH        | Lis                                                                                | t En            | d M  | arke                        | er   |                        |              |                                  | End of Devices                                                                                                                                                                                                | End Marker                                                    |  |  |

Table 4-16: Sample Other Conditions Device Info Tuple-1CH Required only if 3V VCC or WAIT# signal is supported by card for Common Memory cycles

| Order: Size           | Data       | 7                                                                                              | 6         | 5    | 4    | 3   | 2         | 1     | 0   | Description of Contents                                                                                                                                                                                       | CIS Function                                                                                                             |
|-----------------------|------------|------------------------------------------------------------------------------------------------|-----------|------|------|-----|-----------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1: 1 Byte             | 1Сн        | CIS                                                                                            | STP       | L_D  | EVI  | CE_ | OC        |       |     | Other Conditions Device Info Tuple                                                                                                                                                                            | Tuple Code                                                                                                               |
| 2: 1 Byte             | ??н        | TP                                                                                             | L_L       | INK  |      |     |           |       |     |                                                                                                                                                                                                               | Link to next tuple                                                                                                       |
| 3: 1 Byte             | 0?н        | E                                                                                              | R         | R    | R    | R   | R         | 3     | М   | Other Conditions Which Apply: MWAIT = 1: <b>WAIT#</b> Signal Used 3VCC = 1: 3 Volt Vcc Used EXT = 1: Extension Bytes Follow RSVD: Reserved, must be 0                                                         | Other Conditions Info<br>Field                                                                                           |
|                       | 01н        | 0                                                                                              | 0         | 0    | 0    | 0   | 0         | 0     | 1   | WAIT# Signal Used, 5 V Vcc                                                                                                                                                                                    |                                                                                                                          |
|                       | 02н<br>03н | 0                                                                                              | 0         | 0    | 0    | 0   | 0         | 1     | 0   | WAIT# Signal Not Used, 3 V Vcc                                                                                                                                                                                |                                                                                                                          |
|                       | 0011       |                                                                                                |           | ľ    |      |     |           |       | ľ   | WAIT# Signal Used, 3 V Vcc                                                                                                                                                                                    |                                                                                                                          |
|                       |            |                                                                                                |           |      |      |     |           |       |     | all others reserved                                                                                                                                                                                           |                                                                                                                          |
| 4: 0 or more<br>Bytes | ??н        | Device ID Structures for<br>Other Devices or Null<br>Devices for address offset<br>computation |           |      |      |     |           | -     | t   | For Memory Mapped PC Card ATA. When PC Card ATA registers are not at address offset 0, Device ID Structures preceding this byte must have sizes which sum to the offset address of the PC Card ATA registers. | Device ID Structures which apply for WAIT# used in common memory. One to one correspondence with Device ID Tuple fields. |
| 5: 1 Byte             | ??н        | Device Type W Dev Speed                                                                        |           |      |      |     |           | -     |     |                                                                                                                                                                                                               | Device Type, WPS,<br>Speed when <b>WAIT#</b> is<br>supported.                                                            |
|                       | D9н        | DH<br>Sp                                                                                       | = F<br>ec | unc  |      | 1   | 1 =<br>ns | 250   | 0   | Func Specific, No WPS, speed 250                                                                                                                                                                              | PC Card ATA Regs                                                                                                         |
|                       | 00н        | Он                                                                                             | = N       | ull  |      | 0   | 0 =       | Nu    | II  | No Memory Mapped PC Card ATA                                                                                                                                                                                  | No Device                                                                                                                |
| 6: 1 Byte             | ??н        | Ad                                                                                             | dr U      | nits | - 1  |     | Uni       | it Si | ze  |                                                                                                                                                                                                               | Device Size Byte for                                                                                                     |
|                       | 01н        | 1 u                                                                                            | nit c     | of   |      |     | 2 K       | by    | tes | 2 Kilobyte Address Space                                                                                                                                                                                      | PC Card ATA Regs                                                                                                         |
| 7: 0 or more<br>Bytes |            | Device ID Structures for<br>Common Memory Space<br>used by Other Card                          |           |      |      |     |           |       |     | When other memory devices exist in common memory, additional Device ID Structures may occur before the List End Marker.                                                                                       | Device ID Structures. One to one correspondence with Device ID Tuple fields.                                             |
| 8: 1 Byte             | FFH        | Lis                                                                                            | t En      | d M  | arke | er  |           |       |     | End of Devices                                                                                                                                                                                                | End Marker                                                                                                               |

Table 4-17: Sample JEDEC ID Tuple-18H
Required for PC Card ATA Cards supporting Memory Mapped PC Card ATA Registers

| Order: Size                  | Data                            | 7 6 5 4 3 2 1 0                                                                                                                                  | Description of Contents                                                                                                                                                                     | CIS Function                                                     |
|------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| 0: 1 Byte                    | 18н                             | CISTPL_JEDEC_C                                                                                                                                   | JEDEC ID Common Mem                                                                                                                                                                         | Tuple Code                                                       |
| 1: 1 Byte                    | ??н<br>02н                      | TPL_LINK 02H = Length for a single JEDEC ID                                                                                                      | Link is 2 bytes for PC ATA Only in memory at offset 0.                                                                                                                                      | Link Length                                                      |
| 2: 0 or more<br>Bytes (Even) | ??н                             | JEDEC ID Codes for<br>Device ID Structures<br>preceding the PC Card<br>ATA Registers<br>description in the Device<br>Info Tuple.                 | Each Entry is 2 bytes long.                                                                                                                                                                 |                                                                  |
| 3: 1 Byte                    | DFH                             | PCMCIA's Manufacturer's<br>JEDEC ID code.<br>DFH = PCMCIA                                                                                        | Manufacturer's ID Code                                                                                                                                                                      | Byte 1, JEDEC ID of PC<br>Card ATA Registers in<br>common memory |
| 4: 1 Byte                    | ??H<br>01H<br>02H<br>04H<br>08H | PCMCIA JEDEC Device Code 01H = No VPP Used PC Card ATA 02H = VPP on Write PC Card ATA 04H = VPP on Media Access 08H = VPP Continuous PC Card ATA | Second Byte of JEDEC ID. Typically, as in this case, the Device Specific Code for a 1 Byte Manufacturer Code. Each of these codes specifies PC Card ATA with different <b>VPP</b> protocol. | Byte 2, JEDEC ID of PC<br>Card ATA registers in<br>common memory |
| 5: 0 or more<br>Bytes (Even) | ??н                             | JEDEC ID Codes for<br>Device ID Structures after<br>the PC Card ATA<br>Registers description in<br>the Device Info Tuple.                        | Each Entry is 2 bytes long.                                                                                                                                                                 |                                                                  |

Table 4-18: Sample Manufacturer's ID Tuple—20H Optional but recommended, for PC Card ATA Devices

| Order: Size | Data             | 7                           | 6   | 5   | 4 3   |   | 2 1 | 0    | Description of Contents                                          | CIS Function                           |
|-------------|------------------|-----------------------------|-----|-----|-------|---|-----|------|------------------------------------------------------------------|----------------------------------------|
| 1: 1 Byte   | 20н              | CI                          | STF | L_N | 1ANFI | D |     |      | Manufacturer's ID Tuple                                          | Tuple Code                             |
| 2: 1 Byte   | 04н              |                             |     |     |       |   |     |      | Link is 4 bytes                                                  | Link Length                            |
| 3: 1 Byte   | ??н              |                             |     |     |       |   |     |      | Low Byte of Manufacturer's ID Code assigned by PCMCIA            | Low Byte of<br>Manufacturer's ID Code  |
| 3: 1 Byte   | ??н<br>or<br>00н |                             |     |     |       |   |     |      | High Byte of Manufacturer's ID Code assigned by PCMCIA           | High Byte of<br>Manufacturer's ID Code |
| 4: 1 Byte   | ??н              | ,                           |     |     |       |   |     | luct | Manufacturer's code for PC Card ATA card of appropriate version  | Low Byte of Product Code               |
| 5: 1 Byte   | ??н              | High Byte of 16 bit Product |     |     |       |   |     | duc  | Manufacturer's code for PC Card ATA card of appropriate version. | High Byte of Product Code              |

Table 4-19: Sample Level 1 Version / Product Info Tuple–15н Recommended

| Order / Size             | Data | 7                                                             | 6           | 5          | 4    | 3    | 2    | 1   |      | 0  | Description of Contents        | CIS Function         |
|--------------------------|------|---------------------------------------------------------------|-------------|------------|------|------|------|-----|------|----|--------------------------------|----------------------|
| 1: 1 Byte                | 15H  | CIS                                                           | TPI         | _VI        | ER_  | _1   |      |     |      |    | Level 1 version / product info | Tuple Code           |
| 2: 1 Byte                | ??н  |                                                               |             |            |      |      |      |     |      |    | Link to next tuple is ?? bytes | Link Length          |
| 3: 1 Byte                | 04н  | TPF                                                           | PLV         | 1_N        | IAJ( | OR   |      |     |      |    | PCMCIA 2.0 /JEIDA 4.1          | Major Version        |
| 4: 1 Byte                | 01н  | TPF                                                           | PLV         | 1_N        | IINC | )R   |      |     |      |    | PCMCIA 2.0 / JEIDA 4.1         | Minor Version        |
| 5: 1 or more<br>Bytes    | 56н  | Mar<br>(AS                                                    |             |            | er N | Nam  | ne S | Str | ing  |    | 'V'                            | Info String 1        |
|                          | 65н  |                                                               |             |            |      |      |      |     |      |    | 'e'                            |                      |
|                          | 6Ен  |                                                               |             |            |      |      |      |     |      |    | 'n'                            |                      |
|                          | 64н  |                                                               |             |            |      |      |      |     |      |    | 'd'                            |                      |
|                          | 6FH  |                                                               |             |            |      |      |      |     |      |    | 'o'                            |                      |
|                          | 72H  |                                                               |             |            |      |      |      |     |      |    | 'r'                            |                      |
| 6: 1 Byte                | 00н  | End<br>Strir                                                  |             | Mar        | ufa  | ctur | er N | Na  | me   | !  | Null terminator                |                      |
| 7: 1 or more<br>Bytes    | 50н  | Prod<br>(AS                                                   | duc<br>CIIZ | t Na<br>Z) | me   | Str  | ing  |     |      |    | 'P'                            | Info String 2        |
|                          | 43н  |                                                               |             |            |      |      |      |     |      |    | 'C'                            |                      |
|                          | 20н  |                                                               |             |            |      |      |      |     |      |    | 11                             |                      |
|                          | 43н  |                                                               |             |            |      |      |      |     |      |    | (C)                            |                      |
|                          | 41н  |                                                               |             |            |      |      |      |     |      |    | 'A'                            |                      |
|                          | 52H  |                                                               |             |            |      |      |      |     |      |    | 'R'                            |                      |
|                          | 44H  |                                                               |             |            |      |      |      |     |      |    | 'D'                            |                      |
|                          | 20н  |                                                               |             |            |      |      |      |     |      |    | 11                             |                      |
|                          | 41H  |                                                               |             |            |      |      |      |     |      |    | 'A'                            |                      |
|                          | 54н  |                                                               |             |            |      |      |      |     |      |    | 'T'                            |                      |
|                          | 41H  |                                                               |             |            |      |      |      |     |      |    | 'A'                            |                      |
| 8: 1 Byte                | 00н  | End                                                           | of          | Pro        | duct | t Na | me   | S   | trin | g  | Null terminator                |                      |
| 9: 0, 2 or more<br>bytes |      | Optional additional Strings with Null Terminator for each one |             |            |      |      |      |     |      | ch | Vendor Specific Strings        |                      |
| 10: 1 Byte               | FFH  | End                                                           | of          | List       | Mai  | rker |      |     |      |    | FFH List terminator            | No More Info Strings |

Table 4-20: Function ID Tuple, Disk Function–21H Required for PC Card ATA Cards

| Order: Size | Data | 7                | 6   | 5   | 4   | 3    | 2    | 1    | 0 | Description of Contents                              | CIS Function               |  |  |  |  |
|-------------|------|------------------|-----|-----|-----|------|------|------|---|------------------------------------------------------|----------------------------|--|--|--|--|
| 0: 1 Byte   | 21н  | CIS              | STP | L_F | UNC | CID  |      |      |   | Function ID tuple                                    | Tuple Code                 |  |  |  |  |
| 1: 1 Byte   | 02н  | TPI              | L_L | INK |     |      |      |      |   | This tuple has 2 info bytes                          | Link Length                |  |  |  |  |
| 2: 1 Byte   | 04н  | TPI              | LFI | D_F | UNC | CTIC | ON = | = 04 | Н | Disk Function Code, May be silicon, May be removable | PC Card Function Code      |  |  |  |  |
| 3: 1 Byte   | 0?н  | Reserved = 0 R P |     |     |     |      |      |      | Р | ROM Present for BIOS on Card                         | System Initialization Byte |  |  |  |  |
|             |      |                  |     |     |     |      |      |      |   | POST Configure card at Power On                      |                            |  |  |  |  |
|             | 00н  | 0                |     |     |     |      |      | 0    |   | RP = 00: No ROM, No POST config.                     |                            |  |  |  |  |
|             |      |                  |     |     |     |      |      |      |   | RP = 01: Card has no BIOS ROM but                    |                            |  |  |  |  |
|             | 01н  | 0                |     |     |     |      |      | 0    | 1 | should be configured at POST                         |                            |  |  |  |  |

Table 4-21: Disk Function Extension Tuple—Interface Type Required for PC Card ATA Cards

| Order: Size | Data | 7                                     | 6   | 5   | 4   | 3  | 2 | 1 | 0 | Description of Contents     | CIS Function                  |
|-------------|------|---------------------------------------|-----|-----|-----|----|---|---|---|-----------------------------|-------------------------------|
| 0: 1 Byte   | 22н  | CIS                                   | STP | L_F | UNC | CE |   |   |   | Function Extension tuple    | Tuple Code                    |
| 1: 1 Byte   | 02н  |                                       |     |     |     |    |   |   |   | this tuple has 2 info bytes | Link Length                   |
| 2: 1 Byte   | -    | Disk Function<br>Extension Tuple Type |     |     |     |    |   |   |   | Disk Interface Type         | Extension Tuple Type for Disk |
| 3: 1 Byte   | 01н  | Disk Interface Type                   |     |     |     |    |   |   |   | PC Card ATA Interface       | Interface Type                |

Table 4-22: Sample Disk Function Extension—PC Card ATA Parameters Tuple Required for PC Card ATA Cards

| Order: Size | Data             | 7            | 6 | 5 | 4           | 3      | 2      | 1      | 0      | Description of Contents                                                                                                                                                                                        | CIS Function                           |
|-------------|------------------|--------------|---|---|-------------|--------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 0: 1 Byte   | 22H              | CISTPL_FUNCE |   |   |             |        |        |        |        | Function Extension tuple                                                                                                                                                                                       | Tuple Code                             |
| 1: 1 Byte   | 03н              |              |   |   |             |        |        |        |        | this tuple has 3 info bytes                                                                                                                                                                                    | Link Length                            |
| 2: 1 Byte   | 02н<br>or<br>03н |              |   |   | tion<br>Tup | le T   | ype    |        |        | Basic PC Card ATA Features Function Extension tuple                                                                                                                                                            | Extension Tuple Type for Disk Function |
|             | 02н              | 02           | Н |   |             |        |        |        |        | Single Drive Features                                                                                                                                                                                          |                                        |
|             |                  |              |   |   |             |        |        |        |        | or Master of Dual Drive Features                                                                                                                                                                               |                                        |
|             | 03н              | 03H          | 4 |   |             |        |        |        |        | Slave of Dual Drive Features                                                                                                                                                                                   |                                        |
| 3: 1 Byte   |                  | R            | R | R | D           | U      | S      | V      |        | V=0: No VPP Required V=1: VPP on Modify Media V=2: VPP on any operation V=3: VPP continuous S=1: Silicon; =0: Rotating U=1: ID Drive Mfg/SN Unique R: Reserved, Must Be 0. D=1: Dual Drives on Card (Pending)  | Basic ATA Option<br>Parameters Byte 1  |
|             | 04н              | 0            | 0 | 0 | 0           | 1      | 0      | 0      |        | Rotating, No VPP, Unique Serial #                                                                                                                                                                              | Sample 1                               |
|             | 0Сн              | 0            | 0 | 0 | 0           | 1      | 1      | 0      |        | Silicon, No VPP, Unique Serial #<br>Silicon, VPP to Write, Unique Serial                                                                                                                                       | Sample 2                               |
|             | 0DH              |              | 0 | 0 | 0           | 1      |        |        |        |                                                                                                                                                                                                                | Sample 3                               |
| 4: 1 Byte   | ??н              | R            | I | E | N           | P<br>3 | P<br>2 | P<br>1 | P<br>0 | P0 Sleep Mode Supported P1 Standby Mode Supported P2 Idle Mode Supported P3 Drive Auto Power Control N Some Config Excludes 3X7 E Index Bit is Emulated I Twin IOIS16# Data Reg Only R: Reserved, Must Be 0    | Basic ATA Options<br>Parameters Byte 2 |
|             | 0Fн              | 0            | 0 | 0 | 0           | 1      | 1      | 1      | 1      | All power modes supported but power commands are not needed to minimize power. No Configs exclude I/O port 3F7H/377H, Index bit is not emulated, Twin Card not implemented, IOIS16# handling is not specified. |                                        |

Table 4-23: Sample Configuration Tuple Required for all PC Card ATA cards.

| Order: Size                                                                                          | Data | 7   | 6       | 5      | 4    | 3    | 2  | 1      | 0 Description of Contents                                                              |                                                                                                                                                                                                                                                                                                                                                      | CIS Function                      |
|------------------------------------------------------------------------------------------------------|------|-----|---------|--------|------|------|----|--------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 1: 1 Byte                                                                                            | 1Ан  | CIS | STP     | L_CONF |      |      |    |        | Configuration Tuple                                                                    | Tuple Code                                                                                                                                                                                                                                                                                                                                           |                                   |
| 2: 1 Byte                                                                                            | ??н  |     |         |        |      |      |    |        |                                                                                        | Link Length is N bytes                                                                                                                                                                                                                                                                                                                               | Link to next tuple                |
| 3: 1 Byte                                                                                            | ??н  | RF  | RFS RMS |        |      |      | RA | S      | RFS Bytes in Reserved Field<br>RMS Bytes in Reg Mask - 1<br>RAS Bytes in Base Addr - 1 | Size of fields byte<br>(TPCC_SZ)                                                                                                                                                                                                                                                                                                                     |                                   |
|                                                                                                      | 01н  | 0   |         | 0      |      |      |    | 1      |                                                                                        | No Reserved Field, 1 Byte Register<br>Mask, 2 byte Config Base Address                                                                                                                                                                                                                                                                               |                                   |
| 4: 1 Byte                                                                                            | ??н  | TP  | CC_     | LA:    | ST   |      |    |        |                                                                                        | Entry with Config Index of ?? is final entry in table                                                                                                                                                                                                                                                                                                | last entry of configuration table |
| 5: 1-4 Bytes                                                                                         | 00н  | TP  | CC_     | _RA    | DR   | (Isb | )  |        |                                                                                        | Configuration Registers are                                                                                                                                                                                                                                                                                                                          | Location of Config                |
|                                                                                                      | 02н  | TP  | CC-     | RAI    | OR ( | (msl | ၁) |        |                                                                                        | located at 200н in Reg Space                                                                                                                                                                                                                                                                                                                         | Registers                         |
| 6: 1 Byte<br>(when more<br>configuration<br>Registers are<br>defined, this<br>field may be<br>longer | ??н  | R   | R       | R      | E    | S    | P  | C<br>1 | 1                                                                                      | I Configuration Index Required for All PC Card ATA Cards. C Configuration and Status Required only if power-down, audio, or Signal on Change is supported. P Pin Replacement Required only if Ready, Write Protect, or BVDs supported in I/O mode. S Socket and Copy Required only for cards supporting Twin Card option. R Reserved for future use. | TPCC_RMSK                         |
|                                                                                                      | 07н  | 0   | 0       | 0      | 0    | 0    | 1  | 1      | 1                                                                                      | First 3 Configuration Registers present (No Socket and Copy)                                                                                                                                                                                                                                                                                         |                                   |
|                                                                                                      | 0FH  | 0   | 0       | 0      | 0    | 1    | 1  | 1      | 1                                                                                      | First 4 Configuration Registers present                                                                                                                                                                                                                                                                                                              |                                   |

Table 4-24: Sample Configuration Entry Tuple for Memory Mapped I/O PC Card ATA Configuration

**Required if Memory Mapped ATA Registers Supported** 

| Order: Size | Data | 7   | 6   | 5   | 4    | 3           | 2         | 1    | 0 | Description of Contents                                                                    | CIS Function                                       |
|-------------|------|-----|-----|-----|------|-------------|-----------|------|---|--------------------------------------------------------------------------------------------|----------------------------------------------------|
| 1: 1 Byte   | 1Вн  | CIS | STP | L_C | FT/  | ABLI        | BLE_ENTRY |      |   | Configuration Table Entry Tuple                                                            | Tuple Code                                         |
| 2: 1 Byte   | ??н  |     |     |     |      |             |           |      |   | Link to next tuple is N bytes. Also limits size of this tuple to N+2 bytes.                | Link to next tuple                                 |
| 3: 1 Byte   | ??н  | I   | D   | Со  | nfig | urat        | ion l     | Inde | × | I=1: Interface Byte Follows                                                                | TPCE_INDX                                          |
|             |      |     |     |     |      |             |           |      |   | D=1: Independent "Default" Entry                                                           |                                                    |
|             |      |     |     |     |      |             |           |      |   | Card Configuration Index for Entry                                                         |                                                    |
|             | С0н  | 1   | 1   | 0   |      |             |           |      |   | Interface Byte Follows, Default Entry,<br>Configuration Index = 0                          | PC Card ATA Memory<br>Mapped I/O<br>Configuration. |
| 4: 1 Byte   | С0н  | W   | R   | Р   | В    | Inte<br>Typ | erfa      | се   |   | WAIT=1: Wait Used on Mem Cycles<br>READY=1: Ready Active                                   | TPCE_IF                                            |
|             |      |     |     |     |      |             |           |      |   | WP=1: Write Prot Switch Active                                                             |                                                    |
|             |      |     |     |     |      |             |           |      |   | BVD=1: BVD1 and BVD2 Active                                                                |                                                    |
|             |      |     |     |     |      |             |           |      |   | IF Type=0: Memory Only I/F                                                                 |                                                    |
|             |      |     |     |     |      |             |           |      |   | IF Type=1: I/O and Memory I/F                                                              |                                                    |
|             |      |     |     |     |      |             |           |      |   | IF Type=2-3,8-F: Reserved                                                                  |                                                    |
|             |      |     |     |     |      |             |           |      |   | IF Type=4-7: Custom Interface                                                              |                                                    |
|             | С0н  | 1   | 1   | 0   | 0    | 0           |           |      |   | Mem Interface (0); Bvd's and wProt not used; Ready active and Wait used for memory cycles. | TPCE_IF                                            |
| 5: 1 Byte   |      | М   | MS  | 3   | IR   | Ю           | Т         | Р    |   | P Power info type                                                                          | TPCE_FS                                            |
|             |      |     |     |     |      |             |           |      |   | T Timing info present                                                                      |                                                    |
|             |      |     |     |     |      |             |           |      |   | IO I/O port info present                                                                   |                                                    |
|             |      |     |     |     |      |             |           |      |   | IR Interrupt info present                                                                  |                                                    |
|             |      |     |     |     |      |             |           |      |   | MS Mem space info type                                                                     |                                                    |
|             |      |     |     |     |      |             |           |      |   | M Misc info byte(s) present                                                                |                                                    |
|             | А1н  | 1   | 1н  |     | 0    | 0           | 0         | 1н   |   | Has Vcc, Mem Space and Misc Info                                                           | Vcc Only Card                                      |
|             | А2н  | 1   | 1н  |     | 0    | 0           | 0         | 2н   |   | Has Vcc, VPP, Mem Space and Misc<br>Info present                                           | Vcc, Vpp Card                                      |
| 6: 1 Byte   | 01н  | R   | D   | ΡI  | ΑI   | SI          | Н         | LV   |   | Nominal Voltage Only Follows                                                               | Power Parameters for                               |
|             |      |     | ļ   |     |      |             | V         |      | V | NV Nominal Voltage Info present                                                            | Vcc                                                |
|             |      |     |     |     |      |             |           |      |   | LV Minimum Voltage Info present                                                            |                                                    |
|             |      |     |     |     |      |             |           |      |   | HV Maximum Voltage Info present                                                            |                                                    |
|             |      |     |     |     |      |             |           |      |   | SI Static Current Info present                                                             |                                                    |
|             |      |     |     |     |      |             |           |      |   | Al Average Current Info present                                                            |                                                    |
|             |      |     |     |     |      |             |           |      |   | PI Peak Current Info present                                                               |                                                    |
|             |      |     |     |     |      |             |           |      |   | DI Power Down Current Info present                                                         |                                                    |
|             |      |     |     |     |      |             |           |      |   | R Reserved, must be 0.                                                                     |                                                    |
|             | 01н  | 0   | 0   | 0   | 0    | 0           | 0         | 0    | 1 | Nominal Voltage Only Follows                                                               |                                                    |
|             | 11H  | 0   | 0   | 0   | 1    | 0           | 0         | 0    | 1 | Nom Voltage, Average Current                                                               |                                                    |

## Table 4-24: Sample Configuration Entry Tuple for Memory Mapped I/O PC Card ATA Configuration (Continued) Required if Memory Mapped ATA Registers Supported

| 7: 1 or more<br>bytes present<br>only if NV=1     | 55н        | X<br>0      | Mantissa Expo |                                                                                              |        |        |               | Vcc Nominal is 5 Volts | Vcc Nominal Value                              |                                                                                                                         |                             |  |
|---------------------------------------------------|------------|-------------|---------------|----------------------------------------------------------------------------------------------|--------|--------|---------------|------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| 8: 1 or more<br>bytes present<br>only if AI=1     | 4Ен<br>1Ен | X<br>0<br>0 | 9н:           | Mantissa Exponent<br>9H= 4.5<br>3H= 1.5<br>Company Exponent<br>6H=<br>100mA<br>D P A S H L N |        |        | =<br>)mA<br>= | ١                      | Icc Average is 450 mA<br>Icc Average is 150 mA | Icc Average Value                                                                                                       |                             |  |
| 9: 1 Byte.  Present only if  TPCE_FS  Power = 2.  | ??н        | R           | D<br>I        | P                                                                                            | A      | SI     |               | L<br>V                 | N >                                            | See Above                                                                                                               | Power Parameters for<br>VPP |  |
|                                                   | 01н        | 0           | 0             | 0                                                                                            | 0      | 0      | 0             | 0                      | 1                                              | Nominal Voltage Only Follows                                                                                            |                             |  |
| 10: 1 Byte.  Present only if  TPCE_FS  Power = 2. | 0Ен        | X<br>0      |               | ntis<br>= 1.                                                                                 |        |        |               | oone<br>= 10           |                                                | VPP Nominal is 12 Volts                                                                                                 | VPP Nominal Value           |  |
| 11: 2 Bytes                                       | 08н        | Lei<br>(Isl |               | in 2                                                                                         | 256    | byte   | es pa         | ages                   | 6                                              | Length of Mem Space is 2 KB                                                                                             | TPCE_MS<br>Length           |  |
|                                                   | 00н        | Lei<br>(m:  |               | in 2                                                                                         | 256    | byte   | paç           | ges                    |                                                | Starts at 0 on card                                                                                                     |                             |  |
| 12: 1 Byte                                        | 20н        | Х           | R             | Р                                                                                            | R<br>O | A      | Т             |                        |                                                | Twin Cards Allowed<br>Audio Supported<br>Read Only Mode<br>Power Down Supported<br>Reserved<br>X More Misc Fields Bytes | TPCE_MI                     |  |
| 09Ан                                              | 20н        | 0<br>0      | 0<br>0        | 1<br>0                                                                                       | 0<br>0 | 0<br>0 | 0<br>1        |                        |                                                | Power-Down, but no Twin Card.<br>Twin Card: 2 Cards as Master/Slave                                                     | TPCE_MI                     |  |

Table 4-25: Sample Contiguous I/O Mapped ATA Registers Configuration Entry Tuple Required for PC Card ATA Devices

| Order: Size                       | Data | 7   | 6      | 5    | 4    | 3           | 2      | 1        | 0      | Description of Contents                                                                                      | CIS Function                |
|-----------------------------------|------|-----|--------|------|------|-------------|--------|----------|--------|--------------------------------------------------------------------------------------------------------------|-----------------------------|
| 1: 1 Byte                         | 1Вн  | CIS | STP    | L_C  | FT/  | ABLI        | E_E    | NTI      | ٦Y     | Configuration Table Entry Tuple                                                                              | Tuple Code                  |
| 2: 1 Byte                         | ??н  |     |        |      |      |             |        |          |        | Link to next tuple is N bytes. Also limits size of this tuple to N+2 bytes.                                  | Link to next tuple          |
| 3: 1 Byte                         | ??н  | I   | D      | Со   | nfig | urat        | ion    | Inde     | X      | I = 1: Interface Byte Follows                                                                                | TPCE_INDX                   |
|                                   |      |     |        |      |      |             |        |          |        | D = 1: Default Table Entry                                                                                   |                             |
|                                   |      |     |        |      |      |             |        |          |        | Conf Index: Index Value written to Card Config Option to select this entry                                   |                             |
|                                   | ??н  | 1   | 1      | ??⊦  | 1    |             |        |          |        | Default Entry, Interface specified in next byte                                                              | 16 registers                |
|                                   | С1н  |     |        | 01   | 1    |             |        |          |        | Card Configuration 1                                                                                         | Configuration.              |
| 4: 1 Byte                         |      | W   | R      | Р    | В    | Inte<br>Typ | erfa   | се       |        | See Mem Mapped Sample Tuple                                                                                  | TPCE_IF                     |
|                                   | 41н  | 0   | 1      | 0    | 0    | 1           |        |          |        | I/O Interface (); Bvd's and wProt not used; <b>READY</b> active and <b>WAIT#</b> not used for memory cycles. |                             |
| 5: 1 Byte                         |      | M   | MS     | ;    | IR   | Ю           | Т      | Р        |        | See Mem Mapped Sample Tuple                                                                                  | TPCE_FS                     |
|                                   | 99н  | 1   | Он     |      | 1    | 1           | 0      | 1н       |        | Has Vcc, I/O, IRQ and Misc Info                                                                              | Vcc Only Card               |
|                                   | 9Ан  | 1   | Он     |      | 1    | 1           | 0      | 2н       |        | Has Vcc, VPP, I/O, IRQ and Misc Info present                                                                 | Vcc, VPP Card               |
| 6: 1 Byte                         | ??н  | R   | D<br>I | PI   | ΑI   | SI          | H<br>V | LV       | N<br>V | See Mem Mapped Sample Tuple                                                                                  | Power Parameters for<br>Vcc |
|                                   | 01н  | 0   | 0      | 0    | 0    | 0           | 0      | 0        | 1      | Nominal Voltage Only Follows                                                                                 |                             |
|                                   | 11н  | 0   | 0      | 0    | 1    | 0           | 0      | 0        | 1      | Nom Voltage, Average Current                                                                                 |                             |
| 7: 1 or more                      |      | Х   | Ма     | ntis | sa   |             | Ex     | oone     | ent    | Vcc Nominal is 5 Volts                                                                                       | Vcc Nominal Value           |
| bytes present<br>only if NV=1     | 55н  | 0   | Ан     | = 5. | 0    |             | 5H:    | = 1      | V      |                                                                                                              |                             |
| 8: 1 or more                      | 45   | Χ   | Ма     | ntis | sa   |             | Ex     | oone     | ent    | Les Augustic 450 mg                                                                                          | Icc Average Value           |
| bytes present<br>only if AI=1     | 4EH  | 0   | 9н:    | = 4. | 5    |             | 6H:    |          |        | Icc Average is 450 mA                                                                                        |                             |
|                                   | 1EH  | 0   | 3н:    | = 1. | 5    |             |        | )mA      | `      | Icc Average is 150 mA                                                                                        |                             |
|                                   |      |     |        |      |      |             | 6H:    | =<br>)m/ | ١      |                                                                                                              |                             |
| 9: 1 Byte.                        | ??н  | R   | D<br>I | PI   | ΑI   | SI          | H<br>V | LV       | N<br>V | See Mem Mapped Sample Tuple                                                                                  | Power Parameters for VPP    |
| Present only if TPCE_FS Power = 2 |      |     |        |      |      |             |        |          |        |                                                                                                              |                             |
|                                   | 01н  | 0   | 0      | 0    | 0    | 0           | 0      | 0        | 1      | Nominal Voltage Only Follows                                                                                 |                             |
| 10: 1 Byte.                       | 0Ен  | Х   | Ма     | ntis | sa   |             | Exi    | oone     | ent    |                                                                                                              |                             |
| Present only if TPCE_FS Power = 2 |      | 0   |        | = 1. |      |             |        | = 10     |        | VPP Nominal is 12 Volts                                                                                      | VPP Nominal Value           |

Table 4-25: Sample Contiguous I/O Mapped ATA Registers Configuration Entry Tuple Required for PC Card ATA Devices (Continued)

|             | 1   | - | 1 | 1 | _      |           |   |     |                              |                                                                                                                                                              | _                                 |
|-------------|-----|---|---|---|--------|-----------|---|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 11: 1 Byte  |     | R | S | Е | Ю      |           |   |     | IO AddrLines: #lines decoded | TPCE_IO                                                                                                                                                      |                                   |
|             |     |   |   |   |        |           |   |     |                              | Eight bit only hosts supported                                                                                                                               |                                   |
|             |     |   |   |   |        |           |   |     |                              | Sixteen bit hosts supported                                                                                                                                  |                                   |
|             |     |   |   |   |        |           |   |     |                              | Range (I/O) follows                                                                                                                                          |                                   |
|             | 64н | 0 | 1 | 1 | 4      |           |   |     |                              | Supports both 8 and 16 bit I/O hosts. 4<br>Address lines and no range so 16<br>registers and host must do all selection<br>decoding.                         |                                   |
| 12: 3 Bytes |     | S | Р | L | М      | Lev       |   |     | ask                          | Share (IRQ) Logic Active                                                                                                                                     | TPCE_IR                           |
|             |     |   |   |   | 0      | IRQ Level |   |     | Pulse Mode IRQ Supported     | TPCE_IR                                                                                                                                                      |                                   |
|             |     |   |   |   | 1      | V         | В | 1   | N                            | Level Mode IRQ Supported M: Bit Mask of IRQs Present IRQ Level (single) Vendor Unique IRQ Bus Error IRQ IO Check IRQ Non-Maskable IRQ                        |                                   |
|             | F0H | 1 | 1 | 1 | 1      | 0         | 0 | 0   | 0                            | IRQ Sharing Logic Active in Card<br>Control & Status Register, Pulse and<br>Level Mode Interrupts supported,<br>Recommended IRQ's any of 0 through<br>15 (F) |                                   |
|             | FFH | 1 | 1 | 1 | 1      | 1         | 1 | 1   | 1                            | IRQ Levels to be routed 0 - 15 recommended. Bit 0 = IRQ0                                                                                                     | TPCE_IR<br>Mask Extension Byte 1  |
|             | FFH | 1 | 1 | 1 | 1      | 1         | 1 | 1   | 1                            | Recommended routing to any "normal, maskable" IRQ. Bit 0 = IRQ8                                                                                              | TPCE_ IR<br>Mask Extension Byte 2 |
| 13: 1 Byte  | ??н | Х | R | Р | R<br>O | A         | Т |     |                              | See Mem Mapped Sample Tuple                                                                                                                                  | TPCE_MI                           |
|             | 20н | 0 | 0 | 1 | 0      | 0         | 0 |     |                              | Power-Down, but no Twin Card.                                                                                                                                | TPCE_MI                           |
|             |     | 0 | 0 | 0 | 0      | 0         | 1 | 1 1 |                              | Twin Card: 2 Cards as Master/Slave without Power Down                                                                                                        |                                   |

Table 4-26: Sample ATA Primary I/O Mapped Configuration Entry Tuple Required for PC Card ATA Devices

| Order: Size | Data | 7   | 6    | 5    | 4     | 3           | 2     | 1   | 0                                            | Description of Contents                                                                                                                    | CIS Function                                              |
|-------------|------|-----|------|------|-------|-------------|-------|-----|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| 1: 1 Byte   | 1Вн  | CIS | STP  | L_C  | FTA   | ۱BL         | E_E   | N   | ΓRY                                          | Configuration Table Entry Tuple                                                                                                            | Tuple Code                                                |
| 2: 1 Byte   | ??н  |     |      |      |       |             |       |     |                                              | Link to next tuple is N bytes. Also limits size of this tuple to N+2 bytes.                                                                | Link to next tuple                                        |
| 3: 1 Byte   |      | I   | D    | Со   | nfig  | urat        | ion I | Inc | lex                                          | I = 1: Interface Byte Follows                                                                                                              | TPCE_INDX                                                 |
|             |      |     |      |      |       |             |       |     |                                              | D = 1: Default Table Entry                                                                                                                 |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | Conf Index: Index Value written to Card Config Option to select this entry                                                                 |                                                           |
|             | ??н  | ?   | 0    | ??।  | Н     |             |       |     |                                              | Non Default Entry: Dependent on<br>Previous Default Entry (Contiguous I/O).<br>All unspecified fields taken from<br>specified in next byte | ATA Primary Address<br>1F0-1F7, 1F6-3F7<br>Configuration. |
|             |      | 1   | 0    |      |       |             |       |     |                                              | Sample Configuration Index = 2                                                                                                             |                                                           |
|             | 82H  |     |      | 02   | Н     | 3 Interface |       |     |                                              |                                                                                                                                            |                                                           |
| 4: 1 Byte   |      | W   | R    | Р    | В     | Туре        |       |     |                                              | See Mem Mapped Sample Tuple                                                                                                                | TPCE_IF                                                   |
|             | 41н  | 0   | 1    | 0    | 0     | 1           |       |     |                                              | I/O Interface (); Bvd's and wProt not used; <b>READY</b> active and <b>WAIT#</b> not used for memory cycles.                               |                                                           |
| 5: 1 Byte   |      | М   | MS   | 6    | IR    | IOT P       |       |     |                                              | See Mem Mapped Sample Tuple                                                                                                                | TPCE_FS                                                   |
|             | 18н  | 0   | Он   |      | 1     | 1 0 OH      |       |     |                                              | Has Power, Timing, Mem Space and Misc Info taken from contiguous configuration. I/O and IRQ Info specified here.                           |                                                           |
| 6: 1 Byte   | Е4н  | R   | S    | Е    | Ю     | Add         | lrLin | nes |                                              | See Contiguous I/O Sample Tuple                                                                                                            | TPCE_IO                                                   |
|             | ЕАн  | 1   | 1    | 1    | 0aı   | 1           |       |     |                                              | Supports both 8 and 16 bit I/O hosts. 10 Address lines and with range(s)                                                                   |                                                           |
| 7: 1 Bytes  | ??н  | LS  |      | AS   | ;     | N F         | Ranç  | ges | 3                                            | N Ranges: Number of Address Ranges following minus 1<br>AS: Size of Addresses                                                              |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 0: No Addresses Present                                                                                                                    |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 1: 1 Byte (8 bit) Addresses                                                                                                                |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 2: 2 Byte (16 bit) Addresses                                                                                                               |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 3: 4 Byte (32 bit) Addresses                                                                                                               |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | LS: Size of Lengths                                                                                                                        |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 0: No Lengths Present                                                                                                                      |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 1: 1 Byte (8 bit) Lengths                                                                                                                  |                                                           |
|             |      |     |      |      |       |             |       |     |                                              | 2: 2 Byte (16 bit) Lengths                                                                                                                 |                                                           |
|             | 04:: |     |      |      |       | 4           |       |     |                                              | 3: 4 Byte (32 bit) Lengths                                                                                                                 | -                                                         |
|             | 61н  | 1   |      | 2    |       |             |       |     |                                              | 2 Address Ranges with 2 byte addresses and 1 byte lengths                                                                                  |                                                           |
| 8: 2 Bytes  | F0H  | 1F  | 0 (L | SB)  | = F   | 0н          |       |     | First I/O Base Address (LSB) First I/O Range |                                                                                                                                            |                                                           |
|             | 01н  | 1F  | 0 (N | ISB) | ) = 0 | )1н         |       |     |                                              | First I/O Base Address (MSB)                                                                                                               | First I/O Range Addr                                      |
| 9: 1 Byte   | 07н  | 8 E | Byte | Ler  | igth  | - 1 :       | = 07  | 7Н  |                                              | First I/O Length minus 1                                                                                                                   | First I/O Range Len                                       |

# Table 4-26: Sample ATA Primary I/O Mapped Configuration Entry Tuple Required for PC Card ATA Devices (Continued)

| 10: 2 Bytes | F6н | 3F  | 6 (L | SB)  | = F   | 6н        | Second I/O Base Address (LSB)                                                                                                                                    | 2nd I/O Range Addr |
|-------------|-----|-----|------|------|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|             | 03н | 3F  | 6 (N | ISB) | ) = C | 3н        | Second I/O Base Address (MSB)                                                                                                                                    | 2nd I/O Range Addr |
| 11: 1 Byte  | 01н | 2 E | Byte | Ler  | gth   | - 1 = 01н | Second I/O Length minus 1                                                                                                                                        | 2nd I/O Range Len  |
| 12: 1 Bytes | ??н | S   | Р    | L    | М     | IRQ Level | See Contiguous I/O Sample Tuple                                                                                                                                  | TPCE_IR            |
|             | ЕЕн | 1   | 1    | 1    | 0     | Ен        | IRQ Sharing Logic Active in Card<br>Control & Status Register, Pulse and<br>Level Mode Interrupts supported,<br>recommended IRQ's IRQ14 for ATA<br>Compatibility |                    |

Table 4-27: Sample ATA Secondary I/O Mapped Configuration Entry Tuple Required for PC Card ATA Devices

| Order: Size | Data | 7   | 6    | 5    | 4    | 3     | 2                 | 1   | 0   | Description of Contents                                                                                                                                           | CIS Function                                                 |
|-------------|------|-----|------|------|------|-------|-------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| 1: 1 Byte   | 1Вн  | CIS | STP  | L_C  | FT/  | ۱BL   | E_E               | N   | TRY | Configuration Table Entry Tuple                                                                                                                                   | Tuple Code                                                   |
| 2: 1 Byte   | ??н  |     |      |      |      |       |                   |     |     | Link to next tuple is N bytes. Also limits size of this tuple to N+2 bytes.                                                                                       | Link to next tuple                                           |
| 3: 1 Byte   | ??н  | I   | D    | Со   | nfig | urat  | ion l             | Inc | dex | I = 1: Interface Byte Follows                                                                                                                                     | TPCE_INDX                                                    |
|             |      |     |      |      |      |       |                   |     |     | D = 1: Default Table Entry                                                                                                                                        |                                                              |
|             |      |     |      |      |      |       |                   |     |     | Conf Index: Index Value written to Card Config Option to select this entry                                                                                        |                                                              |
|             | ??н  | ?   | 0    | ??।  | Ⅎ    |       |                   |     |     | Non Default Entry: Dependent on<br>Previous Default Entry (Contiguous I/O).<br>All unspecified fields taken from<br>specified in next byte                        | ATA Secondary<br>Address 170-177, 176-<br>377 Configuration. |
|             |      |     |      |      |      |       |                   |     |     | Sample Configuration Index = 2                                                                                                                                    |                                                              |
|             | 83H  | 1   | 0    | 03   | 1    |       |                   |     |     |                                                                                                                                                                   |                                                              |
| 4: 1 Byte   | 41н  | W   | R    | Р    | В    |       | Interface<br>Type |     |     | See Mem Mapped Sample Tuple                                                                                                                                       | TPCE_IF                                                      |
|             | 41н  | 0   | 1    | 0    | 0    | 1     |                   |     |     | I/O Interface (); Bvd's and wProt not used; <b>READY</b> active and <b>WAIT#</b> not used for memory cycles.                                                      |                                                              |
| 5: 1 Byte   |      | М   | MS   | 3    | IR   | Ю     | Т                 | Р   | )   | See Mem Mapped Sample Tuple                                                                                                                                       | TPCE_FS                                                      |
|             | 18н  | 0   | Он   |      | 1    | 1     | 0                 | 0   | Н   | Has Power, Timing, Mem Space and Misc Info taken from contiguous configuration. I/O and IRQ Info specified here.                                                  |                                                              |
| 6: 1 Byte   | Е4н  | R   | S    | Е    | Ю    | Add   | IrLin             | nes | 6   | See Contiguous I/O Sample Tuple                                                                                                                                   | TPCE_IO                                                      |
|             | ЕАн  | 1   | 1    | 1    | 0A   | Н     |                   |     |     | Supports both 8 and 16 bit I/O hosts. 10 Address lines and with range(s)                                                                                          |                                                              |
| 7: 1 Bytes  | ??н  | LS  |      | AS   |      | N F   | Ran               | ge  | s   | See ATA Primary I/O Tuple Sample                                                                                                                                  |                                                              |
|             | 61н  | 1   |      | 2    |      | 1     |                   |     |     | 2 Address Ranges with 2 byte addresses and 1 byte lengths                                                                                                         |                                                              |
| 8: 2 Bytes  | 70н  | 170 | ) (L | SB)  | = 70 | ЭН    |                   |     |     | First I/O Base Address (LSB)                                                                                                                                      | First I/O Range Addr                                         |
|             | 01н  | 170 | ) (N | ISB) | = 0  | 1н    |                   |     |     | First I/O Base Address (MSB)                                                                                                                                      | First I/O Range Addr                                         |
| 9: 1 Byte   | 07н  | 8 E | Byte | Len  | gth  | - 1 : | = 07              | 7н  |     | First I/O Length minus 1                                                                                                                                          | First I/O Range Len                                          |
| 10: 2 Bytes | 76н  | 376 | 6 (L | SB)  | = 76 | θН    |                   |     |     | Second I/O Base Address (LSB)                                                                                                                                     | 2nd I/O Range Addr                                           |
|             | 03н  | 376 | 6 (N | ISB) | = 0  | 3н    |                   |     |     | Second I/O Base Address (MSB)                                                                                                                                     | 2nd I/O Range Addr                                           |
| 11: 1 Byte  | 01н  | 2 E | Byte | Len  | gth  | - 1 : | = 01              | 1н  |     | Second I/O Length minus 1                                                                                                                                         | 2nd I/O Range Len                                            |
| 12: 1 Bytes | ??н  | S   | Р    | L    | М    | IRO   | ي Le              | eve | el  | See Contiguous I/O Sample Tuple                                                                                                                                   | TPCE_IR                                                      |
|             | ЕЕн  | 1   | 1    | 1    | 0    | Ен    |                   |     |     | IRQ Sharing Logic Active in Card<br>Control & Status Register, Pulse and<br>Level Mode Interrupts supported,<br>recommended IRQ's IRQ14 for ATA<br>Compatibility. |                                                              |

Table 4-28: Sample No Link Tuple: 14H
Optional but recommended, for PC Card ATA Devices

| Order: Size | Data | 7   | 6   | 5   | 4   | 3   | 2 | 1 | 0               | Description of Contents | CIS Function |
|-------------|------|-----|-----|-----|-----|-----|---|---|-----------------|-------------------------|--------------|
| 1: 1 Byte   | 14H  | CIS | STP | L_N | 10_ | LIN | ( |   |                 | No Link Control Tuple   | Tuple Code   |
| 2: 1 Byte   | 00н  |     |     |     |     |     |   |   | Link is 0 bytes | Link Length             |              |

This tuple prevents the CIS parser from attempting the implied long link to address 0 in common memory after parsing the first tuple chain on the card.

Table 4-29: Sample End of Tuple Chain: FFH Required for PC Card ATA Devices as the last tuple on each chain which is not terminated with a link value of FFH.

| Order: Size | Data | 7   | 6   | 5   | 4  | 3 | 2 | 1 | 0 | Description of Contents | CIS Function |
|-------------|------|-----|-----|-----|----|---|---|---|---|-------------------------|--------------|
| 1: 1 Byte   | FFH  | CIS | STP | L_E | ND |   |   |   |   | End of List Tuple       | Tuple Code   |

### 4.7 Guideline for CIS Tuples for 3.3 or 3.3/5 volt Operation

#### 4.7.1 Introduction

#### 4.7.1.1 Purpose

This document is designed to provide implementation examples and further explanations of the PC Card standards in order to:

- enhance the interoperability of PC Card components, including card hardware and software, system hardware and software, and applications.
- facilitate the development of PC Card hardware and software by increasing the understanding of the standard by PC Card implementation community.

These guidelines are not requirements made by the PCMCIA/JEITA standards organizations. Rather, they are implementation examples, suggestions and hints.

### 4.7.1.2 Scope

This document presents CIS examples for three distinct PC Card implementation options. Section **4.7.2** provides a CIS example for a 16-bit PC Card that operates at 3.3 volts **VCC** only. Section **4.7.3** provides a CIS example for a 16-bit PC Card that can operate at either 3.3 or 5 volts. Section **4.7.4** provides a CIS example for a CardBus PC Card.

The CIS examples shown in this document are intended to describe only the tuples and tuple fields effected by the 3.3 or 3.3/5 volt operation characteristics of the card. The implementor should refer to the guideline for the specific card being implemented, for example, MODEM, ATA, or CardBus, for the general CIS guideline for the card and consider this guideline additional material dealing with 3.3 or 3.3/5 volt operation that may add tuples or define certain tuple fields.

This guidelines section is meant to be an illustration of how the *PC Card Standard* is used and not an additional source of such standards.

### 4.7.2 CIS for a PC Card with 3.3 volt Only Operation

### 4.7.2.1 CISTPL\_DEVICE\_OC

In this guideline, the CISTPL\_DEVICE\_OC has the VCC field set to one (1) in the Other Conditions Information Field and provides Device Info fields describing operation at 3.3 volts. If a CISTPL\_DEVICE\_A tuple exists, CISTPL\_DEVICE\_OA tuple shall also be present to describe the 3.3 volt operation of attribute memory.

| Byte | Data        | 7              | 6       | 5  | 4 | 3          | 2              | 1     | 0                | Notes                                                                                                                                                                |
|------|-------------|----------------|---------|----|---|------------|----------------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Сн         |                |         |    |   |            |                |       |                  | CISTPL_DEVICE_OC                                                                                                                                                     |
| 1    | 03н         |                |         |    |   |            |                |       |                  | Link                                                                                                                                                                 |
| 2    | 02н         | (0)            | Rsvd (0 | )) |   |            | VCC(0°         | 1)    | MWA<br>IT<br>(1) | Other conditions information field. In this example there is no extension and VCC is set to one indicating 3.3 volt operation.                                       |
| 3    | <b>D</b> 9н | Device<br>(DH) | Type    |    |   | WPS<br>(1) | Device<br>(1H) | Speed |                  | Device Info field. In this example the device type is function specific (DH), WPS indicates the device is always writeable, and the device speed is shown as 250 ns. |
| 4    | FFH         |                |         |    |   |            | •              |       |                  | End of device info                                                                                                                                                   |

#### 4.7.2.2 CISTPL\_CONFIG

A CISTPL\_CONFIG may exist to describe interface, power, timing, window, interrupt, and other information for 3.3 volt operation. This shall be followed by CISTPL\_CFTABLE\_ENTRY tuples for each configuration supported by the PC Card. In this example, two configuration entries are shown describing two different interface alternatives, both at 3.3 volts.

| Byte | Data | 7         | 6          | 5       | 4            | 3 | 2 | 1                                                                                                | 0                                                                                                                                                        | Notes                                                                                                                   |  |
|------|------|-----------|------------|---------|--------------|---|---|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| 0    | 1Ан  |           |            |         |              |   |   |                                                                                                  |                                                                                                                                                          | CISTPL_CONFIG                                                                                                           |  |
| 1    | 05н  |           |            |         |              |   |   |                                                                                                  |                                                                                                                                                          | Link                                                                                                                    |  |
| 2    | 01н  | TPCC<br>Z | _RFS<br>0) |         | _RMSZ<br>(0) |   |   | TPCC<br>Z                                                                                        | _                                                                                                                                                        | Size of fields. In this example,<br>1 mask is defined and the<br>configuration register address<br>is 2 byte in length. |  |
| 3    | 01н  | RFU (     | 0)         | Last Ir | ndex (1)     |   |   | Configuration Table Last Entry<br>Number. In this example, the<br>last configuration index is 1. |                                                                                                                                                          |                                                                                                                         |  |
| 4    | 00н  | Low o     | rder add   | ress    |              |   |   |                                                                                                  |                                                                                                                                                          | Bytes 5 and 6 provide the<br>Configuration Option Register<br>address. In this example that<br>address is 200H.         |  |
| 5    | 02н  | High c    | order add  | dress   |              |   |   |                                                                                                  |                                                                                                                                                          |                                                                                                                         |  |
| 6    | 07н  | Config    | reg pre    | sence m | iask         |   |   |                                                                                                  | Configuration register presence mask. In this example, three registers are declared: Configration Option, Configuration and Status, and Pin Replacement. |                                                                                                                         |  |

#### 4.7.2.3 CISTPL\_CFTABLE\_ENTRY

A CISTPL\_CFTABLE\_ENTRY for each different configuration supported by the PC Card follows the CISTPL\_CONFIG tuple. Following the example above, two configurations are described.

### 4.7.2.3.1 First CISTPL\_CFTABLE\_ENTRY

The first configuration describes a memory interface at 3.3 volts  $\boldsymbol{Vcc}$ .

| Byte | Data | 7          | 6                | 5                | 4               | 3                | 2            | 1               | 0               | Notes                                                                                                                                                                                                                                                                                     |
|------|------|------------|------------------|------------------|-----------------|------------------|--------------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн  |            |                  |                  |                 |                  |              |                 |                 | CISTPL_CFTABLE_ENTRY                                                                                                                                                                                                                                                                      |
| 1    | 0DH  |            |                  |                  |                 |                  |              |                 |                 | Link                                                                                                                                                                                                                                                                                      |
| 2    | СОН  | Int<br>(1) | Def<br>(1)       | Conf In          | ndex            |                  |              |                 |                 | Configuration Index byte. In this example, the configuration index number is 0, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |
| 3    | СОН  | Wt (1)     | R<br>(1)         | (0)              | (0)             | Int Typ<br>(0)   | е            |                 |                 | Interface description field. In this example the byte states that <b>WAIT#</b> and <b>READY</b> are active, Write Protect and BVD's are not used, and the interface type is memory.                                                                                                       |
| 4    | 21н  | Mis        | Mem              |                  | IRQ             | Ю                | Tim          | Pwr             |                 | Feature selection field. In this                                                                                                                                                                                                                                                          |
|      |      | (0)        | (01              | )                | (0)             | (0)              | (0)          | (01)            |                 | example <b>Vcc</b> power, and a single 2-byte length memory space are described.                                                                                                                                                                                                          |
| 5    | 37н  | (0)        | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1) | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1) | Power description parameter<br>selection field. In this example<br>Nominal V, Minimum V,<br>Maximum V, Average I, and<br>Peak I will be described.                                                                                                                                        |
| 6    | В5н  | Ext<br>(1) | Mantis           | sa (0110)        |                 |                  | Expone       | ent (101)       |                 | Bytes 7 and 8 describe that the nominal <b>Vcc</b> is 3.3 volts.                                                                                                                                                                                                                          |
| 7    | 1Ен  | Ext (0)    | Extens           | ion (1EH/        | ′ 30в)          |                  | I            |                 |                 |                                                                                                                                                                                                                                                                                           |
| 8    | 35н  | Ext (0)    | Mantis           | sa (0110)        | )               |                  | Expone       | ent (101)       |                 | Describes the minimum Vcc as 3.0 volts.                                                                                                                                                                                                                                                   |
| 9    | В5н  | Ext<br>(1) | Mantis           | sa (0110)        | )               |                  | Expone       | ent (101)       |                 | Bytes 10 and 11 describe that the maximum <b>Vcc</b> is 3.6 volts.                                                                                                                                                                                                                        |
| 10   | 3Сн  | Ext<br>(0) | Extens           | ion (3CH/        | ′ 60в)          |                  | •            |                 |                 |                                                                                                                                                                                                                                                                                           |
| 11   | 1Ен  | Ext<br>(0) | Mantis           | sa (0011)        | )               |                  | Expone       | ent (110)       |                 | Describes average current as 150ma.                                                                                                                                                                                                                                                       |
| 12   | 46н  | Ext<br>(0) | Mantis           | sa (1000)        | )               |                  | Expone       | ent (110)       |                 | Describes peak current as 400ma.                                                                                                                                                                                                                                                          |
| 13   | 08н  |            | 1                |                  |                 |                  | I            |                 |                 | Bytes 14 and 15 describe a 2K (8x256 bytes) memory window starting at address 0000.                                                                                                                                                                                                       |
| 14   | 00н  |            |                  |                  |                 |                  |              |                 |                 | ]                                                                                                                                                                                                                                                                                         |

### 4.7.2.3.2 Second CISTPL\_CFTABLE\_ENTRY

The second configuration describes an I/O interface at 3.3 volts Vcc.

| Byte | Data | 7          | 6                | 5                | 4                 | 3                | 2            | 1               | 0               | Notes                                                                                                                                                                                                                                                                                     |
|------|------|------------|------------------|------------------|-------------------|------------------|--------------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн  |            |                  |                  |                   |                  |              |                 |                 | CISTPL_CFTABLE_ENTRY                                                                                                                                                                                                                                                                      |
| 1    | 0Сн  |            |                  |                  |                   |                  |              |                 |                 | Link                                                                                                                                                                                                                                                                                      |
| 2    | С1н  | Int<br>(1) | Def (1)          | Conf Ir          | ndex              |                  |              |                 |                 | Configuration Index byte. In this example, the configuration index number is 1, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |
| 3    | 41н  | Wt<br>(0)  | R<br>(1)         | WP<br>(0)        | (0)               | Int Typ<br>(1)   | е            |                 |                 | Interface description field. In this example the byte states that <b>READY</b> is active, <b>WAIT#</b> , Write Protect and BVD's are not used, and the interface type is I/O.                                                                                                             |
| 4    | 09н  | Mis<br>(0) | Mem<br>(00       | ))               | IRQ<br>(0)        | IO<br>(1)        | Tim<br>(0)   | Pwr (01)        |                 | Feature selection field. In this example <b>Vcc</b> power, and I/O space are described.                                                                                                                                                                                                   |
| 5    | 37н  | (0)        | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1)   | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1) | Power description parameter selection field. In this example Nominal V, Minimum V, Maximum V, Average I, and Peak I will be described.                                                                                                                                                    |
| 6    | В5н  | Ext<br>(1) | Mantis           | sa (0110)        | )                 |                  | Expone       | ent (101)       | •               | Bytes 7 and 8 describe that the nominal <b>Vcc</b> is 3.3 volts.                                                                                                                                                                                                                          |
| 7    | 1Ен  | Ext<br>(0) | Extens           | ion (1EH/        | <sup>/</sup> 30B) |                  |              |                 |                 |                                                                                                                                                                                                                                                                                           |
| 8    | 35н  | Ext<br>(0) | Mantis           | sa (0110)        | )                 |                  | Expone       | ent (101)       |                 | Describes the minimum Vcc as 3.0 volts.                                                                                                                                                                                                                                                   |
| 9    | В5н  | Ext (1)    | Mantis           | sa (0110)        | )                 |                  | Expone       | ent (101)       |                 | Bytes 10 and 11 describe that the maximum <b>Vcc</b> is 3.6 volts.                                                                                                                                                                                                                        |
| 10   | 3Сн  | Ext (0)    | Extens           | ion (3CH/        | <sup>/</sup> 60B) |                  |              |                 |                 |                                                                                                                                                                                                                                                                                           |
| 11   | 1Ен  | Ext<br>(0) | Mantis           | sa (0011)        | )                 |                  | Expone       | ent (110)       |                 | Describes average current as 150ma.                                                                                                                                                                                                                                                       |
| 12   | 46н  | Ext<br>(0) | Mantis           | sa (1000)        | )                 |                  | Expone       | ent (110)       |                 | Describes peak current as 400ma.                                                                                                                                                                                                                                                          |
| 13   | 64н  | Rng<br>(0) | 16в<br>(1)       | 8B<br>(1)        | IO add<br>(00100  | ress lines       | 5            |                 |                 | Describes an I/O window containing 16 contiguous registers accessable in either 8 or 16 bit accesses.                                                                                                                                                                                     |

Note: Since the first table entry described only a memory window and the second only an I/O window, Default had to be set in the second entry to eliminate the memory window described in the first entry. If both entries had been memory windows or both entries had been I/O windows, the Default bit could have been negated in the second entry and the power description not repeated.

### 4.7.3 CIS for a PC Card with 3.3 or 5 volt Operation

#### 4.7.3.1 CISTPL\_DEVICE

As noted previous, the CISTPL\_DEVICE tuple is required to be the first tuple in the CIS. The CISTPL\_DEVICE tuple indicates characteristics for 5 volt operation and a CISTPL\_DEVICE\_OC tuple shall exist to indicate 3.3 volt operation and characteristics.

| Byte | Data | 7                                 | 6    | 5 | 4 | 3   | 2              | 1        | 0 | Notes                                                                                                                                                              |
|------|------|-----------------------------------|------|---|---|-----|----------------|----------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 01н  |                                   |      |   |   |     |                |          |   | CISTPL_DEVICE                                                                                                                                                      |
| 1    | 02н  |                                   |      |   |   |     |                |          |   | Link                                                                                                                                                               |
| 2    | DAH  | Device<br>(DH)                    | Туре |   |   | (1) | Device<br>(2H) | Speed    |   | Device Info field. In this example the device type is function specific (DH), WPS indicates the device is always writable, and the device speed is shown as 200ns. |
| 3    | 08н  | Number of address units - 1 (01H) |      |   |   |     | Size Co        | ode (0H) |   | Device Size (Two 512 byte units or 1 K byte)                                                                                                                       |

A CISTPL\_DEVICE\_A tuple may also be present in the CIS. The CISTPL\_DEVICE\_A tuple also describes 5 volt operation and requires a CISTPL\_DEVICE\_OA tuple be present to describe 3.3 volt operation.

### 4.7.3.2 CISTPL\_DEVICE\_OC

In this example, the CISTPL\_DEVICE\_OC has the VCC field set to one (1) in the Other Conditions Information Field and provides Device Info fields describing operation at 3.3 volts.

| Byte | Data        | 7              | 6       | 5  | 4 | 3          | 2              | 1     | 0             | Notes                                                                                                                                                              |
|------|-------------|----------------|---------|----|---|------------|----------------|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Сн         |                |         |    |   |            |                |       |               | CISTPL_DEVICE_OC                                                                                                                                                   |
| 1    | 03н         |                |         |    |   |            |                |       |               | Link                                                                                                                                                               |
| 2    | 02н         | Ext (0)        | Rsvd (0 | )) |   |            | VCC<br>(01)    |       | MWA<br>IT (1) | Other conditions information field. In this example there is no extension, VCC is set to one indicating 3.3 volt operation.                                        |
| 3    | <b>D</b> 9н | Device<br>(DH) | Туре    |    |   | WPS<br>(1) | Device<br>(1H) | Speed |               | Device Info field. In this example the device type is function specific (DH), WPS indicates the device is always writable, and the device speed is shown as 250ns. |
| 4    | FFH         |                |         |    |   | •          |                |       |               | End of device info                                                                                                                                                 |

If a CISTPL\_DEVICE\_A tuple exists, a CISTPL\_DEVICE\_OA tuple shall also be present describing 3.3 volt operation of attribute memory.

#### **SOFTWARE GUIDELINES**

Note: When the Device Info field in both the CISTPL\_DEVICE and

CISTPL\_DEVICE\_OC tuples is non-zero the host is made aware that the card is capable of operating at either 3.3 or 5 volts. In addition, the host knows that the common memory cycle time is 200ns when operating at 5 volts and

250ns when operating at 3.3 volts.

#### 4.7.3.3 CISTPL\_CONFIG

A CISTPL\_CONFIG tuple may exist to describe the interface, power, window, and other information for 3.3 and 5 volt operation. The CISTPL\_CONFIG tuple is followed by CISTPL\_CFTABLE\_ENTRY tuples for each configuration supported by the PC Card. In this example, four configuration entries are described, one for each of two interface alternatives at each of the two voltage alternatives.

| Byte | Data | 7              | 6         | 5            | 4         | 3 | 2 | 1            | 0                                                                                                                                                         | Notes                                                                                                           |
|------|------|----------------|-----------|--------------|-----------|---|---|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 0    | 1Ан  |                |           |              |           |   |   |              |                                                                                                                                                           | CISTPL_CONFIG                                                                                                   |
| 1    | 05н  |                |           |              |           |   |   |              |                                                                                                                                                           | Link                                                                                                            |
| 2    | 01н  | TPCC_<br>(0)   | RFSZ      | TPCC_<br>(0) |           |   |   | TPCC_<br>(1) | RASZ                                                                                                                                                      | Size of fields. In this example 1 mask is defined and the configuration register address is 2 byte in length.   |
| 3    | 11н  | <b>RFU</b> (0) | )         | Last Ind     | dex (11H) |   |   |              |                                                                                                                                                           | Configuration Table Last Entry<br>Number. In this example the last<br>configuration index is 11H.               |
| 4    | 00н  | Low ord        | der addre | ss           |           |   |   |              |                                                                                                                                                           | Bytes 5 and 6 provide the<br>Configuration Option Register<br>address. In this example that<br>address is 200н. |
| 5    | 02н  | High or        | der addre | ess          |           |   |   |              |                                                                                                                                                           |                                                                                                                 |
| 6    | 07н  | Config I       | reg prese | ence masi    | k         |   |   |              | Configuration register presence mask. In this example three registers are declared:, Configuration Option, Configuration and Status, and Pin Replacement. |                                                                                                                 |

#### 4.7.3.4 CISTPL\_CFTABLE\_ENTRY

A CISTPL\_CFTABLE\_ENTRY tuple for each configuration supported by the PC Card follows the CISTPL\_CONFIG tuple. Following the example above, four configurations are described.

### 4.7.3.4.1 First CISTPL\_CFTABLE\_ENTRY

The first configuration describes a Memory interface at 3.3 volts  $\boldsymbol{Vcc}$ .

| Byte | Data | 7          | 6        | 5                         | 4      | 3              | 2        | 1                                                                                                                                                                                                                                                                                         | 0        | Notes                                                                                                                                                                               |
|------|------|------------|----------|---------------------------|--------|----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн  |            |          |                           |        |                |          |                                                                                                                                                                                                                                                                                           |          | CISTPL_CFTABLE_ENTRY                                                                                                                                                                |
| 1    | 0DH  |            |          |                           |        |                |          |                                                                                                                                                                                                                                                                                           |          | Link                                                                                                                                                                                |
| 2    | СОН  | Int<br>(1) | Def (1)  | Conf In                   | dex    |                |          | Configuration Index byte. In this example, the configuration index number is 0, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |          |                                                                                                                                                                                     |
| 3    | СОн  | Wt<br>(1)  | R<br>(1) | (0)                       | (0)    | Int Typ<br>(0) | е        |                                                                                                                                                                                                                                                                                           |          | Interface description field. In this example the byte states that <b>WAIT#</b> and <b>READY</b> are active, Write Protect and BVD's are not used, and the interface type is memory. |
| 4    | 21н  | Mis        | Mem      |                           | IRQ    | Ю              | Tim      | Pwr                                                                                                                                                                                                                                                                                       |          | Feature selection field. In this example <b>Vcc</b> power, and a                                                                                                                    |
|      |      | (0)        | (01      | )                         | (0)    | (0)            | (0)      | (01)                                                                                                                                                                                                                                                                                      |          | single 2-byte length memory space are described.                                                                                                                                    |
| 5    | 37н  | RFU        | Prdn     | Peak                      | Avg    | Stat           | Max<br>V | Min<br>V                                                                                                                                                                                                                                                                                  | Nom<br>V | Power description parameter selection field. In this example                                                                                                                        |
|      |      | (0)        | (0)      | (1)                       | (1)    | (0)            | (1)      | (1)                                                                                                                                                                                                                                                                                       | (1)      | Nominal V, Minimum V,<br>Maximum V, Average I, and<br>Peak I will be described.                                                                                                     |
| 6    | В5н  | Ext<br>(1) | Mantis   | sa (0110)                 |        | ı              | Expone   | ent (101)                                                                                                                                                                                                                                                                                 | ı        | Bytes 7 and 8 describe that the nominal <b>Vcc</b> is 3.3 volts.                                                                                                                    |
| 7    | 1Ен  | Ext<br>(0) | Extens   | ion (1Eн/                 | 30в)   |                |          |                                                                                                                                                                                                                                                                                           |          |                                                                                                                                                                                     |
| 8    | 35н  | Ext<br>(0) | Mantis   | sa (0110)                 | 1      |                | Expone   | ent (101)                                                                                                                                                                                                                                                                                 |          | Describes the minimum Vcc as 3.0 volts.                                                                                                                                             |
| 9    | В5н  | Ext<br>(1) | Mantis   | sa (0110)                 | 1      |                | Expone   | ent (101)                                                                                                                                                                                                                                                                                 |          | Bytes 10 and 11 describe that the maximum <b>Vcc</b> is 3.6 volts.                                                                                                                  |
| 10   | 3Сн  | Ext<br>(0) | Extens   | ion (3CH/                 | ′ 60в) |                |          |                                                                                                                                                                                                                                                                                           |          |                                                                                                                                                                                     |
| 11   | 1Ен  | Ext<br>(0) | Mantis   | Ssa (0011) Exponent (110) |        |                |          |                                                                                                                                                                                                                                                                                           |          | Describes average current as 150ma.                                                                                                                                                 |
| 12   | 46н  | Ext<br>(0) | Mantis   | sa (1000)                 |        |                | Expone   | ent (110)                                                                                                                                                                                                                                                                                 |          | Describes peak current as 400ma.                                                                                                                                                    |
| 13   | 08н  |            |          |                           |        |                |          |                                                                                                                                                                                                                                                                                           |          | Bytes 14 and 15 describe a 2K memory window starting at address 0000.                                                                                                               |
| 14   | 00н  |            |          |                           |        |                |          |                                                                                                                                                                                                                                                                                           |          |                                                                                                                                                                                     |

### 4.7.3.4.2 Second CISTPL\_CFTABLE\_ENTRY

The second configuration describes an I/O interface at 3.3 volts  $\boldsymbol{Vcc}$ .

| Byte | Data | 7          | 6                | 5                | 4                | 3                | 2            | 1               | 0               | Notes                                                                                                                                                                                                                                                                                     |
|------|------|------------|------------------|------------------|------------------|------------------|--------------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн  |            |                  |                  |                  |                  |              |                 |                 | CISTPL_CFTABLE_ENTRY                                                                                                                                                                                                                                                                      |
| 1    | 0Сн  |            |                  |                  |                  |                  |              |                 |                 | Link                                                                                                                                                                                                                                                                                      |
| 2    | С1н  | Int<br>(1) | Def (1)          | Conf In (1)      | adex             |                  |              |                 |                 | Configuration Index byte. In this example, the configuration index number is 1, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |
| 3    | 41н  | Wt<br>(0)  | R<br>(1)         | (0)              | (0)              | Int Typ<br>(1)   | е            |                 |                 | Interface description field. In this example the byte states that <b>READY</b> is active, <b>WAIT#</b> , Write Protect and BVD's are not used, and the interface type is I/O.                                                                                                             |
| 4    | 09н  | Mis (0)    | Mem<br>(00)      |                  | IRQ<br>(0)       | IO<br>(1)        | Tim<br>(0)   | Pwr<br>(01)     |                 | Feature selection field. In this example <b>Vcc</b> power, and I/O space are described.                                                                                                                                                                                                   |
| 5    | 37н  | (0)        | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1)  | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1) | Power description parameter<br>selection field. In this example<br>Nominal V, Minimum V,<br>Maximum V, Average I, and<br>Peak I will be described.                                                                                                                                        |
| 6    | В5н  | Ext<br>(1) | Mantis           | sa (0110)        | )                |                  | Expone       | ent (101)       |                 | Bytes 7 and 8 describe that the nominal <b>Vcc</b> is 3.3 volts.                                                                                                                                                                                                                          |
| 7    | 1Ен  | Ext<br>(0) | Extens           | ion (1Eн/        | ′ 30в)           |                  |              |                 |                 |                                                                                                                                                                                                                                                                                           |
| 8    | 35н  | Ext<br>(0) | Mantis           | sa (0110)        | )                |                  | Expone       | ent (101)       |                 | Describes the minimum Vcc as 3.0 volts.                                                                                                                                                                                                                                                   |
| 9    | В5н  | Ext (1)    | Mantis           | sa (0110)        | )                |                  | Expone       | ent (101)       |                 | Bytes 10 and 11 describe that the maximum <b>Vcc</b> is 3.6 volts.                                                                                                                                                                                                                        |
| 10   | 3Сн  | Ext (0)    | Extens           | ion (3CH/        | 1 (3CH/ 60B)     |                  |              |                 |                 |                                                                                                                                                                                                                                                                                           |
| 11   | 1Ен  | Ext (0)    | Mantis           | sa (0011)        | )                |                  | Expone       | ent (110)       |                 | Describes average current as 150ma.                                                                                                                                                                                                                                                       |
| 12   | 46н  | Ext (0)    | Mantis           | sa (1000)        | )                |                  | Expone       | ent (110)       |                 | Describes peak current as 400ma.                                                                                                                                                                                                                                                          |
| 13   | 64н  | Rng<br>(0) | 16B<br>(1)       | 8B<br>(1)        | IO add<br>(00100 | dress lines      |              |                 |                 | Describes an I/O window containing 16 contiguous registers accessable in either 8 or 16 bit accesses.                                                                                                                                                                                     |

### 4.7.3.4.3 Third CISTPL\_CFTABLE\_ENTRY

The third configuration describes a memory interface at 5 volt  $\boldsymbol{Vcc}$ .

| Byte | Data        | 7              | 6                | 5                | 4               | 3                | 2            | 1               | 0               | Notes                                                                                                                                                                                                                                                                                       |
|------|-------------|----------------|------------------|------------------|-----------------|------------------|--------------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн         |                |                  | •                |                 |                  | •            |                 |                 | CISTPL_CFTABLE_ENTRY                                                                                                                                                                                                                                                                        |
| 1    | 0DH         |                |                  |                  |                 |                  |              |                 |                 | Link                                                                                                                                                                                                                                                                                        |
| 2    | С2н         | Int<br>(1)     | Def<br>(1)       | Conf In          |                 |                  |              |                 |                 | Configuration Index byte. In this example, the configuration index number is 10H, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |
| 3    | СОН         | Wt (1)         | R<br>(1)         | WP<br>(0)        | (0)             | Int Typ<br>(0)   | е            |                 |                 | Interface description field. In this example the byte states that <b>WAIT#</b> and <b>READY</b> are active, Write Protect and BVD's are not used, and the interface type is memory.                                                                                                         |
| 4    | 21н         | Mis<br>(0)     | Mem<br>(01       | )                | IRQ<br>(0)      | IO<br>(0)        | Tim (0)      | Pwr (01)        |                 | Feature selection field. In this example <b>Vcc</b> power, and a single 2-byte length memory space are described.                                                                                                                                                                           |
| 5    | 37н         | <b>RFU</b> (0) | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1) | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1) | Power description parameter selection field. In this example Nominal V, Minimum V, Maximum V, Average I, and Peak I will be described.                                                                                                                                                      |
| 6    | 55н         | Ext<br>(0)     | Mantis           | sa (1010)        |                 |                  | Expone       | ent (101)       | l               | Describes that the nominal Vcc is 5 volts.                                                                                                                                                                                                                                                  |
| 7    | С5н         | Ext (1)        | Mantis           | sa (1000)        | )               |                  | Expone       | ent (101)       |                 | Bytes 8 and 9 describe the minimum Vcc as 4.75 volts.                                                                                                                                                                                                                                       |
| 8    | 4Вн         | Ext (0)        | Extens           | ion (4BH/        | ′ 75B)          |                  | 1            |                 |                 |                                                                                                                                                                                                                                                                                             |
| 9    | <b>D</b> 5н | Ext<br>(1)     | Mantis           | sa (1010)        | )               |                  | Expone       | ent (101)       |                 | Bytes 10 and 11 describe that the maximum <b>Vcc</b> is 5.25 volts.                                                                                                                                                                                                                         |
| 10   | 19н         | Ext<br>(0)     | Extens           | ion (19н/        | 25B)            |                  |              |                 |                 |                                                                                                                                                                                                                                                                                             |
| 11   | 0Ен         | Ext (0)        | Mantis           | sa (0001)        | )               |                  | Expone       | ent (110)       |                 | Describes average current as 120ma.                                                                                                                                                                                                                                                         |
| 12   | 3Ен         | Ext (0)        | Mantis           | sa (0111)        | )               |                  | Expone       | ent (110)       |                 | Describes peak current as 350ma.                                                                                                                                                                                                                                                            |
| 13   | 08н         |                |                  |                  |                 |                  |              |                 |                 | Bytes 14 and 15 describe a 2K memory window starting at address 0000.                                                                                                                                                                                                                       |
| 14   | 00н         |                |                  |                  |                 |                  |              |                 |                 |                                                                                                                                                                                                                                                                                             |

#### 4.7.3.4.4 Fourth CISTPL\_CFTABLE\_ENTRY

An I/O interface at 5 volts Vcc.

| Byte | Data | 7          | 6                | 5                | 4                 | 3                | 2            | 1               | 0               | Notes                                                                                                                                                                                                                                                                                       |
|------|------|------------|------------------|------------------|-------------------|------------------|--------------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Вн  |            |                  |                  |                   |                  |              |                 |                 | CISTPL_CFTABLE_ENTRY                                                                                                                                                                                                                                                                        |
| 1    | 0Сн  |            |                  |                  |                   |                  |              |                 |                 | Link                                                                                                                                                                                                                                                                                        |
| 2    | СЗН  | Int<br>(1) | Def (1)          | Conf Ir          |                   |                  |              |                 |                 | Configuration Index byte. In this example, the configuration index number is 11H, the interface flag indicates that the interface will be described, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |
| 3    | 41н  | Wt<br>(0)  | R<br>(1)         | WP<br>(0)        | (0)               | Int Typ<br>(1)   | е            |                 |                 | Interface description field. In<br>this example the byte states<br>that <b>READY</b> is active, <b>WAIT#</b> ,<br>Write Protect and BVD's are<br>not used, and the interface<br>type is I/O.                                                                                                |
| 4    | 09н  | Mis<br>(0) | Mem<br>(00       | ))               | IRQ<br>(0)        | IO<br>(1)        | Tim<br>(0)   | Pwr (01)        |                 | Feature selection field. In this example <b>Vcc</b> power, and I/O space are described.                                                                                                                                                                                                     |
| 5    | 37н  | (0)        | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1)   | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1) | Power description parameter selection field. In this example Nominal V, Minimum V, Maximum V, Average I, and Peak I will be described.                                                                                                                                                      |
| 6    | 55н  | Ext<br>(0) | Mantis           | sa (1010)        | )                 | •                | Expone       | ent (101)       | 1               | Describes that the nominal <b>Vcc</b> is 5 volts.                                                                                                                                                                                                                                           |
| 7    | С5н  | Ext (1)    | Mantis           | sa (1000)        | )                 |                  | Expone       | ent (101)       |                 | Bytes 8 and 9 describe the minimum Vcc as 4.75 volts.                                                                                                                                                                                                                                       |
| 8    | 4Вн  | Ext (0)    | Extens           | ion (4BH/        | <sup>7</sup> 75B) |                  |              |                 |                 |                                                                                                                                                                                                                                                                                             |
| 9    | D5H  | Ext (1)    | Mantis           | sa (1010)        | )                 |                  | Expone       | ent (101)       |                 | Bytes 10 and 11 describe that the maximum Vcc is 5.25 volts.                                                                                                                                                                                                                                |
| 10   | 19н  | Ext<br>(0) | Extens           | ion (19H/        | 25в)              |                  |              |                 |                 |                                                                                                                                                                                                                                                                                             |
| 11   | 0Ен  | Ext (0)    | Mantis           | sa (0001)        | )                 |                  | Expone       | ent (110)       |                 | Describes average current as 120ma.                                                                                                                                                                                                                                                         |
| 12   | 3Ен  | Ext<br>(0) | Mantis           | sa (0111)        | )                 |                  | Expone       | ent (110)       |                 | Describes peak current as 350ma.                                                                                                                                                                                                                                                            |
| 13   | 64н  | Rng<br>(0) | 16B<br>(1)       | 8B<br>(1)        | IO add<br>(00100  | dress lines      |              |                 |                 | Describes an I/O window containing 16 contiguous registers accessable in either 8 or 16 bit accesses.                                                                                                                                                                                       |

Note: By having two entries for each window, one at each **Vcc** level, a host capable of operating the card at either 3.3 or 5 volts can choose the better power consumption alternative, 495 milliwatts average at 3.3 volts vs 600 milliwatts average at 5 volts, or the better performance alternative, 200ns cycle time at 5 volts vs 250 ns cycle time at 3.3 volts.

#### 4.7.4 CIS for a CardBus PC Card

Since a CardBus PC Card only operates at 3.3 volts **Vcc**, a CISTPL\_DEVICE tuple is not required. If memory space is used, a CISTPL\_DEVICE\_OC tuple is required. A CISTPL\_CONFIG\_CB tuple and a CISTPL\_CFTABLE\_ENTRY\_CB tuple are required for each function on the card.

#### 4.7.4.1 CISTPL\_DEVICE\_OC

The CISTPL\_DEVICE\_OC has the VCC field set to one (1) in the Other Conditions Information Field and provides Device Info fields describing operation at 3.3 volts.

| Byte | Data | 7              | 6       | 5  | 4 | 3          | 2                          | 1             | 0            | Notes                                                                                                                       |
|------|------|----------------|---------|----|---|------------|----------------------------|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0    | 1Сн  |                |         |    |   |            |                            |               |              | CISTPL_DEVICE_OC                                                                                                            |
| 1    | 03н  |                |         |    |   |            |                            |               |              | Link                                                                                                                        |
| 2    | 02н  | (0)            | Rsvd (0 | )) |   |            | <b>Vcc</b> (01)            |               | MWA<br>IT(0) | Other conditions information field. In this example there is no extension, VCC is set to one indicating 3.3 volt operation. |
| 3    | D8H  | Device<br>(DH) | Туре    |    |   | WPS<br>(1) | Addres<br>Indicate<br>(1H) | s Space<br>or |              | Device Info field. In this example the device type is function specific (DH), WPS indicates the device is always writable.  |
| 4    | FFH  |                |         |    |   |            |                            |               |              | End of device info                                                                                                          |

#### 4.7.4.2 CISTPL\_CONFIG\_CB

A CISTPL\_CONFIG\_CB descibes the interface, power, timing, window, interrupt, and other information for 3.3 volt operation. The CISTPL\_CONFIG\_CB tuple shall be followed by CISTPL\_CFTABLE\_ENTRY\_CB tuples for each configuration supported by the PC Card. In this example, one configuration entry is shown describing operation at 3.3 volts.

| Byte | Data | 7            | 6       | 5         | 4        | 3           | 2                  | 1                | 0                | Notes                                                                                           |
|------|------|--------------|---------|-----------|----------|-------------|--------------------|------------------|------------------|-------------------------------------------------------------------------------------------------|
| 0    | 04н  |              |         |           |          |             |                    |                  | CISTPL_CONFIG_CB |                                                                                                 |
| 1    | 06н  |              |         |           |          |             |                    |                  |                  | Link                                                                                            |
| 2    | 03н  | TPCC_<br>(0) | RFSZ    | Reserv    | /ed, mus | t be zero   |                    | TPCC_<br>(3)     | ADDR             | Size of fields. For CardBus PC Cards the four status registers are always present.              |
| 3    | 00н  | RFU (0       | )       | Last Ind  | dex (0)  |             |                    |                  |                  | Configuration Table Last Entry<br>Number. In this example the<br>last configuration index is 0. |
| 4    | 01н  | Addres       | s Space | Offset LS | SB (0)   | Rsvd<br>(0) | Addres<br>Indicate | s Space<br>or(1) |                  | Register Address. Reside in<br>Base Memory Area 1 at offset<br>100H.                            |
| 5    | 01н  | Addres       | s Space | Offset 2  | (01н)    |             |                    |                  |                  |                                                                                                 |
| 6    | 00н  | Addres       | s Space | Offset 3  | (00н)    |             |                    |                  |                  |                                                                                                 |
| 7    | 00н  | Addres       | s Space | Offset M  | SB (00H) | •           |                    |                  |                  |                                                                                                 |

### 4.7.4.3 CISTPL\_CFTABLE\_ENTRY\_CB

Following the CISTPL\_CONFIG\_CB will be a CISTPL\_CFTABLE\_ENTRY\_CB for each different configuration alternative that the function can provide. Following the example from above, one configuration is described.

| Byte | Data | 7              | 6                | 5                | 4               | 3                | 2            | 1               | 0                                                                                                                                                                                                                      | Notes                                                                                                                                              |
|------|------|----------------|------------------|------------------|-----------------|------------------|--------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 05н  |                |                  |                  |                 |                  |              |                 |                                                                                                                                                                                                                        | CISTPL_CFTABLE_ENTRY_C<br>B                                                                                                                        |
| 1    | 0Сн  |                |                  |                  |                 |                  |              |                 |                                                                                                                                                                                                                        | Link                                                                                                                                               |
| 2    | 40н  | <b>RFU</b> (0) | Def (1)          | Conf Ir<br>(0)   | ndex            |                  |              |                 | Configuration Index byte. In this example, the configuration index number is 0, and the default flag is set indicating that defined values replace any previously defined values but may be used in following entries. |                                                                                                                                                    |
| 3    | 21н  | Mis<br>(0)     | <b>RFU</b> (0)   | Mem<br>(1)       | IRQ<br>(0)      | (0)              | (0)          | Pwr<br>(01)     |                                                                                                                                                                                                                        | Feature selection field. In this example <b>Vcc</b> power, and a Memory Space descriptor are present.                                              |
| 4    | 37н  | (0)            | Prdn<br>I<br>(0) | Peak<br>I<br>(1) | Avg<br>I<br>(1) | Stat<br>I<br>(0) | Max<br>V (1) | Min<br>V<br>(1) | Nom<br>V<br>(1)                                                                                                                                                                                                        | Power description parameter<br>selection field. In this example<br>Nominal V, Minimum V,<br>Maximum V, Average I, and<br>Peak I will be described. |
| 5    | В5н  | Ext<br>(1)     | Mantis           | sa (0110)        | )               |                  | Expone       | ent (101)       |                                                                                                                                                                                                                        | Bytes 6 and 7 describe that the nominal <b>Vcc</b> is 3.3 volts.                                                                                   |
| 6    | 1Ен  | Ext<br>(0)     | Extens           | ion (1EH/        | ′ 30в)          |                  |              |                 |                                                                                                                                                                                                                        |                                                                                                                                                    |
| 7    | 35н  | Ext<br>(0)     | Mantis           | sa (0110)        | )               |                  | Expone       | ent (101)       |                                                                                                                                                                                                                        | Describes the minimum Vcc as 3.0 volts.                                                                                                            |
| 8    | В5н  | Ext<br>(1)     | Mantis           | sa (0110)        | )               |                  | Expone       | ent (101)       |                                                                                                                                                                                                                        | Bytes 9 and 10 describe that the maximum <b>Vcc</b> is 3.6 volts.                                                                                  |
| 9    | 3Сн  | Ext<br>(0)     | Extens           | ion (3CH         | / 60в)          |                  | •            |                 |                                                                                                                                                                                                                        |                                                                                                                                                    |
| 10   | 1Ен  | Ext<br>(0)     | Mantis           | sa (0011)        | )               |                  | Expone       | ent (110)       |                                                                                                                                                                                                                        | Describes average current as 150ma.                                                                                                                |
| 11   | 46н  | Ext (0)        | Mantis           | sa (1000)        | )               |                  | Expone       | ent (110)       |                                                                                                                                                                                                                        | Describes peak current as 400ma.                                                                                                                   |
| 12   | 04н  | Memor          | y Base A         | Address F        | Register (      | (04н)            |              |                 | <b>RFU</b> (0)                                                                                                                                                                                                         | Base Address Register 4 describes the memory.                                                                                                      |

### 5. LIMITED HOST GUIDELINES

#### 5.1 Overview

The purpose of this guideline is to suggest the minimum host PC Card requirements for Windows CE-like systems that have limited resources. These systems are generally developed with PC Card host controllers that are not a "copy" of controllers found in IBM PC compatible systems (based on the Intel 82365 PCIC controller chip).

Following these guidelines ensures a high degree of existing (and future) 16-bit PC Cards will work in the newer and smaller systems. This guideline also provides guidance to developers of newer 16-bit PC Cards indicating what can be expected from future mobile systems (i.e., support for 3.3 volts). In addition, this document provides requirements for host systems and PC Cards in the area of power and thermal management so host software can intelligently manage the card sockets with the power resources available.

This guideline targets all devices that support PC Card 16: CompactFlash, Miniature Card, SmallPC Card, and SmartMedia. CardBus is not included at this time, but could be included in the future.

This guideline is a "living" document and will be updated as needed.

### 5.2 Card Signal Guidelines

This section describes the 16-bit PC Card signals needed for proper PC Card accesses. Signals that are optional are listed and discussed. The discussion under the signal names is intended to describe the operation in the limited host systems and is not intended to be a complete discription of the signal. Please refer to the *PC Card Electrical Specification* for more information.

### 5.2.1 Required Signals

### 5.2.1.1 A[25::0]

All address signals are required to be supported by the host system. PC Cards may or may not decode all of the address lines. As an example, some PC Cards use **A25** to separate CIS (Card Information Structure) accesses from Function Configuration Registers in the Attribute Memory space. A host implementation that limits memory accesses to 32 Mbytes (assuming that it will never access memory cards greater than 32 Mbytes), would never work with these cards.

Sixteen-bit processors should support 8-bit addressing (and the  $\bf A0$  signal) to be compatible with existing I/O PC Cards.

PC Cards use little-endian addressing (A0 is LSB and A25 is MSB).

Note: Host systems that support CompactFlash cards (with 50 pin connector) only implement **A[10::0**].

#### 5.2.1.2 CD1# and CD2#

Card Detect 1 and 2.

#### LIMITED HOST GUIDELINES

These signals shall be connected directly to **GND** on the PC Card and connected to non-switched **Vcc** through 10K ohm (or greater) pull-up resistors on the host. The host must wait for both **CD1**# and **CD2**# asserted (low) before signaling a card is present in the socket. A card removal event occurs when either one of the CD signals is negated (high).

#### 5.2.1.3 D[15::0]

Data Bus 15::0.

Data is valid on D[7::0] when CE1# is asserted along with a memory or I/O strobe signal.

Data is valid on **D[15::8]** when **CE2#** is asserted along with a memory or I/O strobe signal. (Only required if the host supports 16-bit data accesses.)

PC Cards use little-endian addressing (**D0** is LSB and **D15** is MSB).

#### 5.2.1.4 CE1#

Card Enable 1.

When asserted by the host the PC Card reads/writes the lower data bus (**D[7::0]**).

#### 5.2.1.5 CE2#

Card Enable 2.

When asserted by the host the PC Card reads/writes the upper data bus (**D[15::8]**). This signal is only required for 16-bit accesses. An 8-bit host or a host that only supports 8-bit PC Cards does not need to implement this signal.

#### 5.2.1.6 IORD#

I/O Read strobe is only required if I/O PC Cards are supported.

#### 5.2.1.7 IOWR#

I/O Write strobe is only required if I/O PC Cards are supported.

#### 5.2.1.8 GND

Ground. Signal and power return.

#### 5.2.1.9 OE#

Output Enable strobe.

Used to read Attribute and Common Memory locations.

#### 5.2.1.10 READY (IRQ#)

**READY** (memory-only mode).

Indicates that the PC Card is ready for operation. Typically negated (low = busy) at power-on/reset to indicate the PC Card Attribute Memory (i.e., CIS) cannot be accessed. The host's software should monitor this signal and wait for the ready state before reading the card's CIS.

IRQ# (I/O mode).

An active-low interrupt signal connected to the card's I/O device indicating the device is ready to be serviced. The host should connect this signal to a processor interrupt pin or have the ability to read the state of this signal.

#### 5.2.1.11 REG#

Asserted by the host to select Attribute Memory (when **OE**# or **WE**# signal is asserted) or I/O (when **IORD**# or **IOWR**# signal is asserted).

#### 5.2.1.12 RESET

An active-high signal used to reset the PC Card. This signal must be valid for at least 10 µSec. It must be high impedance (Hi-Z) or asserted for at least 1 mSec after **Vcc** is valid.

#### 5.2.1.13 Vcc

Supplies power to the PC Card (3.3 V or 5 V). This should be a switched power source that can be turned off when the socket is empty (no PC Card) and turned on when a card is inserted and it's determined the proper Vcc voltage can be applied to the card (see **VS1**# and **VS2**#).

If a host supports multiple **VCC** voltages, it must have the ability to switch power to any one of the supported voltages. For example, if the socket use these voltage sense pins to automatically power the PC Card to the required voltage, the host must be able to power-down the socket and switch **VCC** to another voltage (as determine by reading the card's CIS).

#### 5.2.1.14 Vpp1

One of two signals that supply programming voltage to the PC Card. Originally these signals were used to supply 12 V to flash memory cards for programming. Since most flash memory are programmed at their Vcc voltage, the need for anything other than the **Vcc** voltage is no longer necessary.

It is recommend that **VPP1** and **VPP2** power-up with the **VCC** voltage when **VCC** is switched on. Optionally, these pins can be programmed to switch from the **VCC** voltage to either 12 V or 0 V (after reading the card's CIS).

#### 5.2.1.15 Vpp2

See **VPP1** description.

#### 5.2.1.16 VS1#

Voltage Sense 1.

The PC Card will ground this pin if it supports 3.3V at power-on time. 5V PC Cards will leave **VS1**# and **VS2**# unconnected.

If the host supports VCC voltages other than 5V, it shall connect the voltage sense signals (VS1# and VS2#) to non-switched VCC through  $10K\Omega$  (or greater) pull-up resistors.

If the host supports 3.3V and it detects a new PC Card, it must ensure that the card has **VS1**# grounded before applying power to the socket.

If the host only supports 5V, it should have a socket that is physically keyed to not allow a low-voltage card from being inserted.

Note: It is possible for a PC Card to power-up at 3.3Vbut will only operate at 5V It

is also possible for a PC Card to power-up and operate at either 3.3 or 5 volts. The voltage sense pins determine the power-up voltage (for reading the CIS),

and the CIS determines the voltage(s) the card can operate at.

#### 5.2.1.17 VS2#

Voltage Sense 2.

The PC Card will ground this pin if it supports X.X volts at power-on time. (Note that X.X volts is a placeholder for a yet-to-be-defined voltage.)

#### 5.2.1.18 WAIT#

The **WAIT** signal is asserted by the PC Card to extend the current memory or I/O cycle. The signal may be asserted because of a access conflict on the PC Card (by an internal event) or because the memory or I/O space requires additional access time to read/write the data. The **WAIT** signal can be asserted for any type of access (Attribute, Common, or I/O).

The maximum asserted time for this signal is 12  $\mu$ Sec., but it recommended that PC Cards not exceed 6  $\mu$ Sec. in order to be compatible with some existing host systems.

#### 5.2.1.19 WE#

Write Enable strobe.

Used to write Attribute (CIS or Function Configuration Registers) and Common Memory locations.

### 5.2.2 Optional Signals

#### 5.2.2.1 BVD1 (STSCHG#)

Battery Voltage Detect 1 (memory-only mode).

Both **BVD1** and **BVD2** signals are asserted (high) when the battery on the PC Card is in good condition. These signals are only needed if supporting PC Cards that use internal batteries (i.e., SRAM PC Cards).

Status Change (I/O mode).

Used to indicate a status change state occurred on the PC Card. A state change would come from the Pin Replacement Register or Extended Status Register. Typically not used unless a special function requires a wake-up condition from the host (i.e., modem/fax ring indicator).

#### 5.2.2.2 BVD2 (SPKR#)

Battery Voltage Detect 1 (memory-only mode).

See BVD1.

Speaker (I/O mode).

This signal is typically driven by a modem PC Card with dialing/ringing tones that the host routes to a speaker in the host.

#### 5.2.2.3 INPACK#

Input Port Acknowledge.

This signal is asserted by the PC Card when the card is selected and can respond to an I/O read cycle at the current address. It was intended to be used when multiple PC Cards are sharing the same I/O addressing space and the host is using common Card Enable signals (**CE1**#/**CE2**#). The signal would be used to enable data bus buffers connected to the card's data bus.

Unless the host supports multiple PC Card sockets and uses common Card Enable signals, the host system does not need to implement this signal.

### 5.2.2.4 WP (IOIS16#)

Write Protect (memory-only mode).

This signal reflects the state of the PC Card's Write Protect switch. Unless the host is supporting memory cards with this function (i.e., SRAM cards), the host does not need to support this signal. This pin could be connected to a host input pin in case this function is needed in the future.

I/O Is 16 bits (I/O mode).

This signal is similar to the **IOCS16**# signal on X86 host systems. When asserted by the PC Card it informs the host that the current I/O address is capable of 16-bit accesses. Based on this signal the host would break up a 16-bit I/O access to a PC Card into two 8-bit accesses if this signal was not asserted during the I/O cycle.

Since most non-X86 host processors do not support this ability, this signal should not be required to access a PC Card. In order to properly access a PC Card's I/O area where there is a mix of 8-bit and 16-bit registers, the host's device driver will need to know the correct access width for all registers.

### 5.3 Memory Access Guidelines

This section describes the Memory Access guidelines for Limited Host (LHost) systems for accessing Memory locations on a 16-bit PC Card.

- Minimum of three Memory windows (one Attribute and two Common windows) per socket.
   It is recommended that four Common Memory windows be supported if the two Common windows do not support the full 64 Mbyte window size.

   The Attribute Memory window is a dedicated window for accessing PC Card's CIS and Function Configuration registers. This window can be shared among all the PC Card sockets.
- Each Memory window should support a minimum of 4 Kbytes.
- Minimum window size resolution should be 4 Kbytes.
- For Memory windows that are smaller than the full 64 Mbyte capacity of the PC Card, the host interface should support the ability to access the full 64 Mbyte using memory paging or memory offset addresses.
- Windows should support both 8- and 16-bit Memory accesses (if the host supports 16-bit PC Cards).

#### LIMITED HOST GUIDELINES

- 16-bit Memory windows must also support 8-bit Memory accesses.
   (Some memory-mapped I/O cards have registers that mix both 8- and 16-bit registers.)
- Data access methods for 8-bit Memory Windows:
  - 8 bit even address accesses use **CE1#** and **A0=0**.
  - Data on **D[7::0]**.
- Data access methods for 16-bit Memory Windows:
  - 8 bit even address accesses use **CE1#** and **A0=**0.
  - 8 bit odd address accesses use CE1# and A0=1 (CE2# should not be used for this access).
  - 16 bit accesses use **CE1#** and **CE2#** for all accesses (**A0** = don't care).
  - Data on **D[15::0]**.

### 5.4 I/O Access Guidelines

This section describes the I/O Access guidelines for limited host (Lhost) systems for accessing I/O ports on a 16-bit PC Card.

- Minimum of two I/O windows per socket.
- Each I/O window should support a minimum of 1024 I/O addresses.
- Window size resolution should be 1 byte.
- Windows should support both 8- and 16-bit I/O accesses (if the host supports 16-bit PC Cards).
- If 16-bit I/O windows are supported, it should also support 8-bit I/O accesses (Some I/O cards have I/O registers that mix both 8- and 16-bit registers).
- Data access methods for 8-bit I/O Windows:
  - 8 bit even address accesses use **CE1#** and A0 = 0.
  - 8 bit odd address accesses use **CE1**# and **A0** = 1 (**CE2**# should not be used for this access).
  - Data on **D[7::0]**.
- Data access methods for 16-bit I/O Windows:
  - 8 bit even address accesses use **CE1#** and A0 = 0.
  - 8 bit odd address accesses use **CE1**# and **A0** = 1 (**CE2**# should not be used for this access).
  - 16 bit accesses use **CE1#** and **CE2#** for all accesses (**A0** = don't care). (Since **IOIS16#** is an optional signal and is specific to X86 host platform

(Since **IOIS16**# is an optional signal and is specific to X86 host platforms, the host should not rely on it to determine if **CE2**# can be used to access 8-bit odd addresses.).

- Data on **D[15::0]**.
- No I/O address offset is required for I/O windows.

### 5.5 Power and Thermal Guidelines

#### 5.5.1 Power

#### 5.5.1.1 Vcc Power

Power capabilities in the mid to high end portable PC platform implementations generally allocate around a 3W solution. A card requiring 600 mA placed in a small form factor platform powered by AA or even C size alkaline batteries will quickly cause the platform to run down or in some implementations, even crash the platform.

PC Cards targeting maximum commonality between small form factor platforms and portable PCs should design for a power requirement of under 625 mW. A 625 mW small form factor platform load will consume AA battery power in 15 – 20 minutes of use.

- This guideline recommends that host supply 3.3 vols and 5 volts as an option.
- The host should assume PC Card meets the "unconfigured" current requirements and the host may current-limit if the card exceeds those requirements.

#### 5.5.1.2 Vpp

Vpp requirements should be restricted to the Vcc value. There should be no **Vpp1/Vpp2** = 12V requirement for LHost–friendly designs. Any voltages other than **Vcc** should be generated within the PC Card from **Vcc**. Vpp current requirements should be less than 50 mA and figured in within the LHost friendly 625 mW total requirement.

#### 5.5.2 Thermal

Generally, a LHost platform is more thermally friendly than a portable PC. This is because:

- 1. They don't generate much heat; and
- 2. The PC Card has at least one complete surface adjacent to an external skin.

In order to maximize LHost "friendliness", the PC Card should be designed such that the component side is adjacent to the back, or non-label side of the card (label side being defined as the manufacturer's label, not compliance labels). This is because most LHost platforms require that the card be inserted label side up placing the entire back side of the card adjacent to the bottom LHost skin. This will minimize thermal input to the LHost platform.